## 2-WIRE REAL-TIME CLOCK

# S-35399A03

The S-35399A03 is a CMOS 2-wire real-time clock IC which operates with the very low current consumption and in the wide range of operation voltage. The operation voltage is 1.3 V to 5.5 V so that this IC can be used for various power supplies from main supply to backup battery. Due to the 0.34  $\mu$ A current consumption and wide range of power supply voltage at time keeping, this IC makes the battery life longer. In the system which operates with a backup battery, the included free registers can be used as the function for user's backup memory. Users always can take back the information in the registers which is stored before power-off the main power supply, after the voltage is restored.

This IC has the function to correct advance/delay of the clock data speed, in the wide range, which is caused by the oscillation circuit's frequency deviation. Correcting according to the temperature change by combining this function and a temperature sensor, it is possible to make a high precise clock function which is not affected by the ambient temperature. Moreover, this IC has a 24-bit binary up counter. This counter counts up every 60 sec from

power-on so that users are able to grasp the elapsed time from power-on up to 30 years.

## Features

- Low current consumption :
- Wide range of operating voltage :
- Built-in clock-correction function
- Built-in 24-bit binary up counter
- Built-in free user register
- 2-wire (I<sup>2</sup>C-bus) CPU interface
- Built-in alarm interrupter
- Built-in flag generator during detection of low power voltage or at power-on
- Auto calendar up to the year 2099, automatic leap year calculation function
- Built-in constant voltage circuit
- Built-in 32.768 kHz crystal oscillator (C<sub>d</sub> built in, C<sub>g</sub> external)
- Package : 8-Pin SOP (JEDEC)
- · Lead-free product

## Applications

- Mobile game devices
- Mobile AV devices
- Digital still cameras
- Digital video cameras
- Electronic power meters
- DVD recorders
- TVs, VCRs
- Mobile phones, PHS
- Car navigation

## Package

| Package Name      | Drawing Code |         |         |  |  |  |
|-------------------|--------------|---------|---------|--|--|--|
|                   | Package      | Таре    | Reel    |  |  |  |
| 8-Pin SOP (JEDEC) | FJ008-A      | FJ008-D | FJ008-D |  |  |  |

0.34  $\mu$ A typ. (V<sub>DD</sub> = 3.0 V, Ta = 25°C)

1.3 to 5.5 V

## Pin Configuration

| 8-Pin SOP (JEDEC)<br>Top view |    |   |         |  |  |  |  |  |  |  |
|-------------------------------|----|---|---------|--|--|--|--|--|--|--|
|                               | 10 | 8 |         |  |  |  |  |  |  |  |
| хоит 🞞                        | 2  | 7 | 🞞 SDA   |  |  |  |  |  |  |  |
| XIN 🞞                         | 3  | 6 | III SCL |  |  |  |  |  |  |  |
| vss 🞞                         | 4  | 5 |         |  |  |  |  |  |  |  |

## Figure 1 Pin Configuration (S-35399A03-J8T2G)

## List of Pin

## Table 1

| Pin No. | Symbol | Description                          | I/O            | Configuration                                                       |
|---------|--------|--------------------------------------|----------------|---------------------------------------------------------------------|
| 1       | INT1   | Output pin for interrupt<br>signal 1 | Output         | Nch open-drain output<br>(no protective diode at VDD)               |
| 2       | XOUT   | Connection pin for                   |                |                                                                     |
| 3       | XIN    | crystal oscillator                   | -              | _                                                                   |
| 4       | VSS    | GND pin                              | _              | _                                                                   |
| 5       | INT2   | Output pin for interrupt<br>signal 2 | Output         | Nch open-drain output<br>(no protective diode at VDD)               |
| 6       | SCL    | Input pin for serial<br>clock        | Input          | CMOS input<br>(no protective diode at VDD)                          |
| 7       | SDA    | I/O pin for serial data              | Bi-directional | Nch open-drain output<br>(no protective diode at VDD)<br>CMOS input |
| 8       | VDD    | Pin for positive power supply        | _              | _                                                                   |

## Pin Functions

• SDA (I/O for serial data) pin

This pin is to data input/output for I<sup>2</sup>C-bus interface. This pin inputs/outputs data by synchronizing with a clock pulse from the SCL pin. This pin has CMOS input and Nch open drain output. Generally in use, pull up this pin to the VDD potential via a resistor, and connect it to any other device having open drain or open collector output with wired-OR connection.

• SCL (input for serial clock) pin

This pin is to input a clock pulse for  $I^2$ C-bus interface. The SDA pin inputs/outputs data by synchronizing with the clock pulse.

• XIN, XOUT (crystal oscillator connect) pin

Connect a crystal oscillator between XIN and XOUT.

• INT1 (output for interrupt signal 1) pin

This pin outputs a signal of interrupt, or a clock pulse. By using the status register 2, users can select either of; alarm 1 interrupt, output of user-set frequency, per-minute edge interrupt, minute-periodical interrupt 1, minute-periodical interrupt 2, or 32.768 kHz output. This pin has Nch open drain output.

• INT2 (output for interrupt signal 2) pin

This pin outputs a signal of interrupt, or a clock pulse. By using the status register 2, users can select either of; alarm 2 interrupt, output of user-set frequency, per-minute edge interrupt or minute-periodical interrupt 1. This pin has Nch open drain output.

• VDD (positive power supply) pin

Connect this VDD pin with a positive power supply. Regarding the values of voltage to be applied, refer to "■ **Recommended Operation Conditions**".

VSS pin

Connect this VSS pin to GND.

## Equivalent Circuits of I/O Pin



Figure 2 SDA Pin



Figure 4 INT1 Pin, INT2 Pin



Figure 3 SCL Pin

## ■ Block Diagram



Figure 5

## Absolute Maximum Ratings

Table 2

| Parameter                                   | Symbol           | Applicable Pin  | Rating                           | Unit |
|---------------------------------------------|------------------|-----------------|----------------------------------|------|
| Power supply voltage                        | V <sub>DD</sub>  | -               | $V_{SS}$ – 0.3 to $V_{SS}$ + 6.5 | V    |
| Input voltage                               | VIN              | SCL, SDA        | $V_{SS}$ – 0.3 to $V_{SS}$ + 6.5 | V    |
| Output voltage                              | V <sub>OUT</sub> | SDA, INT1, INT2 | $V_{SS}$ – 0.3 to $V_{SS}$ + 6.5 | V    |
| Operating ambient temperature <sup>*1</sup> | T <sub>opr</sub> | _               | -40 to +85                       | °C   |
| Storage temperature                         | T <sub>stg</sub> | _               | –55 to +125                      | °C   |

\*1. Conditions with no condensation or frost. Condensation and frost cause short circuiting between pins, resulting in a malfunction.

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

## Recommended Operation Conditions

Table 3

|                                         |                  |                   |                         |      |      | (V <sub>SS</sub> = 0 V) |
|-----------------------------------------|------------------|-------------------|-------------------------|------|------|-------------------------|
| Parameter                               | Symbol           | Conditions        | Min.                    | Тур. | Max. | Unit                    |
| Power supply voltage *1                 | V <sub>DD</sub>  | Ta = -40 to +85°C | 1.3                     | 3.0  | 5.5  | V                       |
| Time keeping power supply voltage *2    | V <sub>DDT</sub> | Ta = -40 to +85°C | V <sub>DET</sub> – 0.15 | _    | 5.5  | V                       |
| Crystal oscillator C <sub>L</sub> value | CL               | _                 | _                       | 6    | 7    | pF                      |

\*1. The power supply voltage that allows communication under the conditions shown in Table 8 of "■ AC Electrical Characteristics".

\*2. The power supply voltage that allows time keeping. For the relationship with V<sub>DET</sub> (low power supply voltage detection voltage), refer to "■ Characteristics (Typical Data)".

## Oscillation Characteristics

Table 4 (Ta = 25°C, V<sub>DD</sub> = 3.0 V, V<sub>SS</sub> = 0 V, SP-T2A crystal oscillator (C<sub>L</sub> = 6 pF, 32.768 kHz) manufactured by Seiko Instruments Inc.) Symbol Unit Conditions Min. Max. Parameter Typ. Within 10 seconds 5.5 V Oscillation start voltage  $V_{\text{STA}}$ 1.1 \_ Oscillation start time t<sub>STA</sub> 1 s \_ \_ \_ IC-to-IC frequency δΙC -10 +10 ppm \_ deviation<sup>\*1</sup> Frequency voltage δV  $V_{DD}$  = 1.3 to 5.5 V -3 +3 ppm/V deviation External capacitance Cg Applied to XIN pin \_ 9.1 pF \_ Internal oscillation  $C_{d}$ Applied to XOUT pin \_ 8 \_ pF capacitance

\*1. Reference value

## DC Electrical Characteristics

| (Ta – _40 to ⊥8                        | 5°C V₀₀ = (      |                                                     | cillator ( $C_L$ = 6 pF, 32.768 kHz, C                               | ,                          | nufactured by | Seiko Instrume             | ante Inc ) |
|----------------------------------------|------------------|-----------------------------------------------------|----------------------------------------------------------------------|----------------------------|---------------|----------------------------|------------|
| Parameter                              | Symbol           | Applicable Pin                                      | Conditions                                                           | Min.                       | Typ.          | Max.                       | Unit       |
| Current consumption 1                  | I <sub>DD1</sub> | -                                                   | Out of communication                                                 | _                          | 0.34          | 0.97                       | μA         |
| Current consumption 2                  | I <sub>DD2</sub> | _                                                   | Out of communication<br>(when 32.768 kHz is<br>output from INT1 pin) | _                          | 0.60          | 1.47                       | μΑ         |
| Current consumption 3                  | I <sub>DD3</sub> | _                                                   | During communication<br>(SCL = 100 kHz)                              | -                          | 9             | 14                         | μA         |
| Input current leakage 1                | I <sub>IZH</sub> | SCL, SDA                                            | $V_{IN} = V_{DD}$                                                    | -0.5                       | -             | 0.5                        | μA         |
| Input current leakage 2                | I <sub>IZL</sub> | SCL, SDA                                            | V <sub>IN</sub> = V <sub>SS</sub>                                    | -0.5                       | _             | 0.5                        | μA         |
| Output current leakage 1               | I <sub>OZH</sub> | SDA, INT1,<br>INT2                                  | V <sub>OUT</sub> = V <sub>DD</sub>                                   | -0.5                       | -             | 0.5                        | μA         |
| Output current leakage 2               | I <sub>OZL</sub> | SDA, INT1,<br>INT2                                  | V <sub>OUT</sub> = V <sub>SS</sub>                                   | -0.5                       | _             | 0.5                        | μA         |
| Input voltage 1                        | VIH              | SCL, SDA                                            | -                                                                    | $0.8 \times V_{\text{DD}}$ | -             | V <sub>SS</sub> + 5.5      | V          |
| Input voltage 2                        | VIL              | SCL, SDA                                            | _                                                                    | $V_{\text{SS}}-0.3$        | I             | $0.2 \times V_{\text{DD}}$ | V          |
| Output current 1                       | I <sub>OL1</sub> | $\overline{\text{INT1}}$ , $\overline{\text{INT2}}$ | V <sub>OUT</sub> = 0.4 V                                             | 3                          | 5             | _                          | mA         |
| Output current 2                       | I <sub>OL2</sub> | SDA                                                 | V <sub>OUT</sub> = 0.4 V                                             | 5                          | 10            | _                          | mA         |
| Power supply voltage detection voltage | $V_{\text{DET}}$ | _                                                   | _                                                                    | 0.65                       | 1             | 1.35                       | V          |

# **Table 5 DC Characteristics (V\_{DD} = 3.0 V)**

Table 6 DC Characteristics ( $V_{DD} = 5.0 V$ )

| (Ta = -40 to +8                        | 5°C, V <sub>SS</sub> = | 0 V, SP-T2A crystal os | cillator (C <sub>L</sub> = 6 pF, 32.768 kHz, C                       | C <sub>g</sub> = 9.1 pF) ma | nufactured by | Seiko Instrume             | nts Inc.) |
|----------------------------------------|------------------------|------------------------|----------------------------------------------------------------------|-----------------------------|---------------|----------------------------|-----------|
| Parameter                              | Symbol                 | Applicable Pin         | Conditions                                                           | Min.                        | Тур.          | Max.                       | Unit      |
| Current consumption 1                  | I <sub>DD1</sub>       | _                      | Out of communication                                                 | _                           | 0.36          | 1.18                       | μA        |
| Current consumption 2                  | I <sub>DD2</sub>       | _                      | Out of communication<br>(when 32.768 kHz is<br>output from INT1 pin) | _                           | 0.82          | 2.17                       | μA        |
| Current consumption 3                  | I <sub>DD3</sub>       | -                      | During communication<br>(SCL = 100 kHz)                              | -                           | 20            | 30                         | μA        |
| Input current leakage 1                | I <sub>IZH</sub>       | SCL, SDA               | $V_{IN} = V_{DD}$                                                    | -0.5                        | _             | 0.5                        | μA        |
| Input current leakage 2                | I <sub>IZL</sub>       | SCL, SDA               | $V_{IN} = V_{SS}$                                                    | -0.5                        | -             | 0.5                        | μA        |
| Output current leakage 1               | I <sub>OZH</sub>       | SDA, INT1,<br>INT2     | V <sub>OUT</sub> = V <sub>DD</sub>                                   | -0.5                        | -             | 0.5                        | μA        |
| Output current leakage 2               | I <sub>OZL</sub>       | SDA, INT1,<br>INT2     | V <sub>OUT</sub> = V <sub>SS</sub>                                   | -0.5                        | -             | 0.5                        | μA        |
| Input voltage 1                        | VIH                    | SCL, SDA               | _                                                                    | $0.8 \times V_{\text{DD}}$  | I             | V <sub>SS</sub> + 5.5      | V         |
| Input voltage 2                        | VIL                    | SCL, SDA               | _                                                                    | $V_{\text{SS}}-0.3$         |               | $0.2 \times V_{\text{DD}}$ | V         |
| Output current 1                       | I <sub>OL1</sub>       | INT1, INT2             | V <sub>OUT</sub> = 0.4 V                                             | 5                           | 8             | -                          | mA        |
| Output current 2                       | I <sub>OL2</sub>       | SDA                    | V <sub>OUT</sub> = 0.4 V                                             | 6                           | 13            | _                          | mA        |
| Power supply voltage detection voltage | V <sub>DET</sub> –     |                        | _                                                                    | 0.65                        | 1             | 1.35                       | V         |

## ■ AC Electrical Characteristics

### Table 7 Measurement Conditions

| Input pulse voltage          | $V_{IH}$ = 0.8 × $V_{DD}$ , $V_{IL}$ = 0.2 × $V_{DD}$ |
|------------------------------|-------------------------------------------------------|
| Input pulse rise/fall time   | 20 ns                                                 |
| Output determination voltage | $V_{OH}$ = 0.5 × $V_{DD}$ , $V_{OL}$ = 0.5 × $V_{DD}$ |
| Output load                  | 100 pF + pull-up resistor 1 k $\Omega$                |



**Remark** The power supplies of the IC and load have the same electrical potential.

### Figure 6 Output Load Circuit

10 to +05°C)

\_

| Parameter                           | Symbol              | VD   | <sub>D</sub> <sup>*2</sup> ≥1.3 | V    | V <sub>DI</sub> | c <sup>*2</sup> ≥3.0 | V    | Unit |
|-------------------------------------|---------------------|------|---------------------------------|------|-----------------|----------------------|------|------|
| Parameter                           | Symbol              | Min. | Тур.                            | Max. | Min.            | Тур.                 | Max. | Unit |
| SCL clock frequency                 | f <sub>SCL</sub>    | 0    | _                               | 100  | 0               | -                    | 400  | kHz  |
| SCL clock low time                  | t <sub>LOW</sub>    | 4.7  | _                               | -    | 1.3             | -                    | -    | μs   |
| SCL clock high time                 | t <sub>HIGH</sub>   | 4    | -                               | -    | 0.6             | -                    | -    | μs   |
| SDA output delay time <sup>*1</sup> | t <sub>PD</sub>     | 1    | _                               | 3.5  |                 | 1                    | 0.9  | μs   |
| Start condition setup time          | t <sub>SU.STA</sub> | 4.7  | _                               | _    | 0.6             | 1                    | -    | μs   |
| Start condition hold time           | t <sub>HD.STA</sub> | 4    | _                               | _    | 0.6             | 1                    | -    | μs   |
| Data input setup time               | t <sub>SU.DAT</sub> | 250  | -                               | -    | 100             | 1                    | -    | ns   |
| Data input hold time                | t <sub>HD.DAT</sub> | 0    | _                               | _    | 0               | -                    | -    | μs   |
| Stop condition setup time           | t <sub>su.sto</sub> | 4.7  | _                               | -    | 0.6             | -                    | -    | μs   |
| SCL, SDA rise time                  | t <sub>R</sub>      | -    | -                               | 1    | -               | -                    | 0.3  | μs   |
| SCL, SDA fall time                  | t <sub>F</sub>      | _    | -                               | 0.3  | -               | -                    | 0.3  | μs   |
| Bus release time                    | t <sub>BUF</sub>    | 4.7  | _                               | _    | 1.3             | I                    | _    | μs   |
| Noise suppression time              | tı                  | _    | _                               | 100  | _               | _                    | 50   | ns   |

### Table 8 AC Electrical Characteristics

Noise suppression time t<sub>1</sub> – – 100 – – 50 ns
 \*1. Since the output format of the SDA pin is Nch open-drain output, SDA output delay time is determined by the values of the load resistance (R<sub>L</sub>) and load capacity (C<sub>L</sub>) outside the IC. Therefore, use this value only as a reference value.

\*2. Regarding the power supply voltage, refer to "■ Recommended Operation Conditions".



Figure 7 Bus Timing

## ■ Configuration of Data Communication

### 1. Configuration of data Communication

For data communication, the master device in the system generates a start condition for the S-35399A03. Next, the master device transmits 4-bit device code "0110" or "0111", and 3-bit command and 1-bit Read/Write command to the SDA bus. After that, output or input is performed from B7 of data. If data I/O has been completed, finish communication by inputting a stop condition to the S-35399A03. The master device generates an acknowledgment signal for every 1-byte. Regarding details, refer to "■ Serial Interface". Device code "0110" is compatible with the SII S-35390A/392A as software. Regarding details, refer to "2. Configuration of command".





## 2. Configuration of command

13 types of command are available for the S-35399A03, The S-35399A03 does Read/Write the various registers by inputting these codes and commands. The S-35399A03 does not perform any operation with any codes and commands other than those below.

|      |             |    |                                                                                                     | Command                                                                                             | Data                 |                      |                             |                               |                               |                                 |                                        |                          |
|------|-------------|----|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------|----------------------|-----------------------------|-------------------------------|-------------------------------|---------------------------------|----------------------------------------|--------------------------|
| Code | C2          | C1 | C0                                                                                                  | Description                                                                                         | B7                   | B6                   | B5                          | B4                            | B3                            | B2                              | B1                                     | B0                       |
|      | 0 0 0 Statu |    | 0                                                                                                   | Status register 1 access                                                                            | RESET*1              | 12/24                | SC0 <sup>*2</sup>           | SC1*2                         | INT1 <sup>*3</sup>            | INT2 <sup>*3</sup>              | BLD <sup>*4</sup>                      | POC <sup>*4</sup>        |
|      | 0           | 0  | 1                                                                                                   | Status register 2 access                                                                            |                      | INT1ME               | INT1AE                      | 32kE                          | INT2FE                        | INT2ME                          | INT2AE                                 | TEST <sup>*5</sup>       |
|      |             |    |                                                                                                     |                                                                                                     | Y1<br>M1<br>D1       | Y2<br>M2<br>D2       | Y4<br>M4<br>D4              | Y8<br>M8<br>D8                | Y10<br>M10<br>D10             | Y20<br>_* <sup>6</sup><br>D20   | Y40<br>_*6<br>_*6                      | Y80<br>_*6<br>_*6        |
|      | 0           | 1  | 0                                                                                                   | Real-time data 1 access<br>(year data to)                                                           | W1<br>H1<br>m1<br>s1 | W2<br>H2<br>m2<br>s2 | W4<br>H4<br>m4<br>s4        | _*6<br>H8<br>m8<br>s8         | _*6<br>H10<br>m10<br>s10      | _*6<br>H20<br>m20<br>s20        | _* <sup>6</sup><br>AM/PM<br>m40<br>s40 | _*6<br>_*6<br>_*6<br>_*6 |
|      | 0           | 1  | 1                                                                                                   | Real-time data 2 access<br>(hour data to)                                                           | H1<br>m1<br>s1       | H2<br>m2<br>s2       | H4<br>m4<br>s4              | H8<br>m8<br>s8                | H10<br>m10<br>s10             | H20<br>m20<br>s20               | AM/PM<br>m40<br>s40                    | _*6<br>_*6<br>_*6        |
| 0110 | 1           | 0  | 0                                                                                                   | INT1 register access<br>(alarm time 1: week/hour/minute)<br>(INT1AE = 1, INT1ME = 0,<br>INT1FE = 0) | W1<br>H1<br>m1       | W2<br>H2<br>m2       | W4<br>H4<br>m4              | _* <sup>6</sup><br>H8<br>m8   | _* <sup>6</sup><br>H10<br>m10 | _* <sup>6</sup><br>H20<br>m20   | _*6<br>AM/PM<br>m40                    | A1WE<br>A1HE<br>A1mE     |
|      |             |    | INT1 register access<br>(output of user-set frequency)<br>(INT1ME = 0, INT1FE = 1)                  | 1 Hz                                                                                                | 2 Hz                 | 4 Hz                 | 8 Hz                        | 16 Hz                         | SC2 *2                        | SC3 *2                          | SC4 *2                                 |                          |
|      | 1 0         | 1  | INT2 register access<br>(alarm time 2: week/hour/minute)<br>(INT2AE = 1, INT2ME = 0,<br>INT2FE = 0) | W1<br>H1<br>m1                                                                                      | W2<br>H2<br>m2       | W4<br>H4<br>m4       | _* <sup>6</sup><br>H8<br>m8 | _* <sup>6</sup><br>H10<br>m10 | _* <sup>6</sup><br>H20<br>m20 | _* <sup>6</sup><br>AM/PM<br>m40 | A2WE<br>A2HE<br>A2mE                   |                          |
|      |             |    | INT2 register access<br>(output of user-set frequency)<br>(INT2ME = 0, INT2FE = 1)                  | 5                                                                                                   | 1 Hz                 | 2 Hz                 | 4 Hz                        | 8 Hz                          | 16 Hz                         | SC5 *2                          | SC6 *2                                 | SC7 *2                   |
|      | 1           | 1  | 0                                                                                                   | Clock correction register access                                                                    | V0                   | V1                   | V2                          | V3                            | V4                            | V5                              | V6                                     | V7                       |
|      | 1           | 1  | 1                                                                                                   | Free register 1 access                                                                              | F10                  | F11                  | F12                         | F13                           | F14                           | F15                             | F16                                    | F17                      |
|      | 0           | 0  | 0                                                                                                   | Up counter access *7                                                                                | C64k<br>C256<br>C1   | C128k<br>C512<br>C2  | C256k<br>C1k<br>C4          | C512k<br>C2k<br>C8            | C1M<br>C4k<br>C16             | C2M<br>C8k<br>C32               | C4M<br>C16k<br>C64                     | C8M<br>C32k<br>C128      |
|      | 0           | 0  | 1                                                                                                   | Free register 2 access                                                                              | F20                  | F21                  | F22                         | F23                           | F24                           | F25                             | F26                                    | F27                      |
|      | 0           | 1  | 0                                                                                                   | Free register 3 access                                                                              | F30                  | F31                  | F32                         | F33                           | F34                           | F35                             | F36                                    | F37                      |
| 0111 | 1           | 0  | 0                                                                                                   | Alarm expansion register 1 access<br>(alarm time 1 : year/month/day)                                | Y1<br>M1<br>D1       | Y2<br>M2<br>D2       | Y4<br>M4<br>D4              | Y8<br>M8<br>D8                | Y10<br>M10<br>D10             | Y20<br>_* <sup>6</sup><br>D20   | Y40<br>A1YE<br>_*6                     | Y80<br>A1ME<br>A1DE      |
|      | 1           | 0  | 1                                                                                                   | Alarm expansion register 2 access<br>(alarm time 2 : year/month/day)                                | Y1<br>M1<br>D1       | Y2<br>M2<br>D2       | Y4<br>M4<br>D4              | Y8<br>M8<br>D8                | Y10<br>M10<br>D10             | Y20<br>_* <sup>6</sup><br>D20   | Y40<br>A2YE<br>_*6                     | Y80<br>A2ME<br>A2DE      |

|         | _     |         |
|---------|-------|---------|
| Table 9 | Comma | nd List |

**\*1.** Write-only flag. The S-35399A03 initializes by writing "1" in this register.

\*2. Scratch bit. A R/W-enabled, user-free register.

\*3. Read-only flag. Valid only when using the alarm function. When the alarm time matches, this flag is set to "1", and it is cleared to "0" when Read.

\*4. Read-only flag. "POC" is set to "1" when power is applied. It is cleared to "0" when Read. Regarding "BLD", refer to "■ Low Power Supply Voltage Detection Circuit".

- **\*5.** Test bit for SII. Be sure to set "0" in use.
- **\*6.** No effect by Write. It is "0" when Read.
- \*7. The up counter is a Read-only register.

## Configuration of Register

### 1. Real-time data register

The real-time data register is a 7-byte register that stores the data of year, month, day, day of the week, hour, minute, and second in the BCD code. To Write/Read real-time data 1 access, transmit/receive the data of year in B7, month, day, day of the week, hour, minute, second in B0, in 7-byte. When you skip the procedure to access the data of year, month, day, day of the week, Read/Write real-time data 2 access. In this case, transmit/receive the data of hour in B7, minute, second in B0, in 3-byte.



Year data (00 to 99)



#### Year data (00 to 99): Y1, Y2, Y4, Y8, Y10, Y20, Y40, Y80

Sets the lower two digits in the Western calendar year (00 to 99) and links together with the auto calendar function until 2099.

Example: 2053 (Y1, Y2, Y4, Y8, Y10, Y20, Y40, Y80) = (1, 1, 0, 0, 1, 0, 1, 0)

#### Month data (01 to 12): M1, M2, M4, M8, M10

Example: December (M1, M2, M4, M8, M10, 0, 0, 0) = (0, 1, 0, 0, 1, 0, 0, 0)

### Day data (01 to 31): D1, D2, D4, D8, D10, D20

The count value is automatically changed by the auto calendar function. 1 to 31: Jan., Mar., May, July, Aug., Oct., Dec., 1 to 30: April, June, Sep., Nov. 1 to 29: Feb. (leap year), 1 to 28: Feb. (non-leap year) Example: 29 (D1, D2, D4, D8, D10, D20, 0, 0) = (1, 0, 0, 1, 0, 1, 0, 0)

#### Day of the week data (00 to 06): W1, W2, W4

A septenary up counter. Day of the week is counted in the order of 00, 01, 02, ..., 06, and 00. Set up day of the week and the count value.

### Hour data (00 to 23 or 00 to 11): H1, H2, H4, H8, H10, H20, AM / PM

In a 12-hour expression, write 0; AM, 1; PM in the AM/PM bit. In a 24-hour expression, users can Write either 0 or 1. 0 is read when the hour data is from 00 to 11, and 1 is read when from 12 to 23.

Example (12-hour expression): 12 p.m. (H1, H2, H4, H8, H10, H20, AM/PM, 0) = (0, 1, 0, 0, 1, 0, 1, 0) Example (24-hour expression): 22 (H1, H2, H4, H8, H10, H20, AM/PM, 0) = (0, 1, 0, 0, 0, 1, 1, 0)

#### Minute data (00 to 59): m1, m2, m4, m8, m10, m20, m40

Example: 32 minutes (m1, m2, m4, m8, m10, m20, m40, 0) = (0, 1, 0, 0, 1, 1, 0, 0) Example: 55 minutes (m1, m2, m4, m8, m10, m20, m40, 0) = (1, 0, 1, 0, 1, 0, 1, 0)

#### Second data (00 to 59): s1, s2, s4, s8, s10, s20, s40

Example: 19 seconds (s1, s2, s4, s8, s10, s20, s40, 0) = (1, 0, 0, 1, 1, 0, 0, 0)

## 2. Status register 1

Status register 1 is a 1-byte register that is used to display and set various modes. The bit configuration is shown below.



Figure 10 Status Register 1

#### B0 : POC

This flag is used to confirm whether the power is on. The power-on detector operates at power-on and B0 is set to "1". This flag is Read-only. Once it is read, it is automatically set to "0". When this flag is "1", be sure to initialize. Regarding the operation after power-on, refer to "■ Power-on Detection Circuit and Register Status".

### B1 : BLD

This flag is set to "1" when the power supply voltage decreases to the level of detection voltage ( $V_{DET}$ ) or less. Users can detect a drop in the power supply voltage. This flag is set to "1" once, is not set to "0" again even if the power supply increases to the level of detection voltage ( $V_{DET}$ ) or more. This flag is Read-only. When this flag is "1", be sure to initialize. Regarding the operation of the power supply voltage detection circuit, refer to " $\blacksquare$  Low Power Supply Detection Circuit".

#### B2, B3 : INT2, INT1

This flag indicates the time set by alarm and when the time has reached it. This flag is set to "1" when the time that users set by using the alarm interrupt function has come. The INT1 flag in "1" at alarm 1 interrupt mode, the INT2 flag in "1" at alarm 2 interrupt mode. This flag is Read-only. This flag is read once, is set to "0" automatically.

#### B4, B5 : SC1, SC0

These flags configure a 2-bit SRAM type register that can be freely set by users.

#### B6: 12/24

This flag is used to set 12-hour or 24-hour expression.

- 0: 12-hour expression
- 1: 24-hour expression

#### B7 : RESET

The internal IC is initialized by setting this bit to "1". This bit is Write-only. It is always "0" when Read. When applying the power supply voltage to the IC, be sure to write "1" to this bit to initialize the circuit. Regarding each status of data after initialization, refer to "**Register Status After Initialization**".

## 3. Status register 2

Status register 2 is a 1-byte register that is used to display and set various modes. The bit configuration is shown below.





#### B0 : TEST

This is a test flag for SII. Be sure to set this flag to "0" in use. If this flag is set to "1", be sure to initialize to set "0".

#### B1: INT2AE, B2: INT2ME, B3: INT2FE

These bits are used to select the output mode for the INT2 pin. **Table 10** shows how to select the mode. To use an alarm 2 interrupt, set alarm interrupt mode, then access the INT2 register and the alarm expansion register 2.

| Table 10 | Output Modes for | INT2 Pin |  |
|----------|------------------|----------|--|
|----------|------------------|----------|--|

| INT2AE | INT2ME | INT2FE | INT2 Pin Output Mode                     |
|--------|--------|--------|------------------------------------------|
| 0      | 0      | 0      | No interrupt                             |
| _*1    | 0      | 1      | Output of user-set frequency             |
| _*1    | 1      | 0      | Per-minute edge interrupt                |
| _*1    | 1      | 1      | Minute-periodical interrupt 1 (50% duty) |
| 1      | 0      | 0      | Alarm 2 interrupt                        |

\*1. Don't care (Both of 0 and 1 are acceptable).

#### B4:32kE, B5:INT1AE, B6:INT1ME, B7:INT1FE

These bits are used to select the output mode for the INT1 pin. **Table 11** shows how to select the mode. To use an alarm 1 interrupt, set alarm interrupt mode, then access the INT1 register and the alarm expansion register 1.

| 32kE | INT1AE | INT1ME | INT1FE | INT1 Pin Output Mode                     |
|------|--------|--------|--------|------------------------------------------|
| 0    | 0      | 0      | 0      | No interrupt                             |
| 0    | _*1    | 0      | 1      | Output of user-set frequency             |
| 0    | _*1    | 1      | 0      | Per-minute edge interrupt                |
| 0    | 0      | 1      | 1      | Minute-periodical interrupt 1 (50% duty) |
| 0    | 1      | 0      | 0      | Alarm 1 interrupt                        |
| 0    | 1      | 1      | 1      | Minute-periodical interrupt 2            |
| 1    | _*1    | _*1    | _*1    | 32.768 kHz output                        |

| Table 11 | Output | Modes | for | INT1 | Pin |
|----------|--------|-------|-----|------|-----|
|----------|--------|-------|-----|------|-----|

**\*1.** Don't care (Both of 0 and 1 are acceptable).

### 4. INT1 register and INT2 register

The INT1 and INT2 registers are to set up the output of user-set frequency, or to set up alarm interrupt. Users are able to switch the output mode by using the status register 2. If selecting to use the output mode for alarm interrupt by status register 2; this register works as the alarm-time data register. If selecting the output of user-set frequency by status register 2; this register works as the data register to set the frequency for clock output. From each  $\overline{INT1}$  and  $\overline{INT2}$  pin, a clock pulse and alarm interrupt are output.

#### (1) Alarm interrupt

Users can set the alarm time (the data of day of the week, hour, minute) by using the INT1 and INT2 registers which are 3-byte data registers. The configuration of register is as well as the data register of day of the week, hour, minute, in the real-time data register; is expressed by the BCD code. Do not set a nonexistent day. Users are necessary to set up the alarm-time data according to the 12/24 hour expression that they set by using the status register 1.



Figure 12 INT1 Register and INT2 Register (Alarm Time-Data)

The INT1 register has A1WE, A1HE, A1mE at B0 in each byte. It is possible to make data valid; the data of day of the week, hour, minute which are in the corresponded byte; by setting these bits to "1". This is as well in A2WE, A2HE, A2mE in the INT2 register. Regarding set-up of year, month, day, refer to "9. Alarm expansion register 1 and alarm expansion register 2".

Setting example: alarm time "7:00 pm" in the INT1 register

#### (a) 12-hour expression (status register 1 B6 = 0)

| set up 7:00 PM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |               |               |               |               |               |               |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|---------------|---------------|---------------|---------------|---------------|--|--|
| Data written to INT1 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |               |               |               |               |               |               |  |  |
| _*1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _*1 | _*1           | _*1           | _*1           | _*1           | _*1           | 0             |  |  |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1   | 1             | 0             | 0             | 0             | 1             | 1             |  |  |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0   | 0             | 0             | 0             | 0             | 0             | 1             |  |  |
| Minute         0         0         0         0         0         1           B7         B0         B0 |     |               |               |               |               |               |               |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     | INT1 register |  |  |

\*1. Don't care (Both of 0 and 1 are acceptable).

### (b) 24-hour expression (status register 1 B6 = 1)

#### set up 19:00 PM

Data written to INT1 register

|             |     | 9.010. | -   | -   | -   | -   | -               |    |
|-------------|-----|--------|-----|-----|-----|-----|-----------------|----|
| Day of week | _*1 | _*1    | _*1 | _*1 | _*1 | _*1 | _*1             | 0  |
| Hour        | 1   | 0      | 0   | 1   | 1   | 0   | 1 <sup>*2</sup> | 1  |
| Minute      | 0   | 0      | 0   | 0   | 0   | 0   | 0               | 1  |
|             | B7  |        |     |     |     |     |                 | B0 |

\*1. Don't care (Both of 0 and 1 are acceptable).

**\*2.** Set up the AM/PM flag along with the time setting.

### (2) Output of user-set frequency

The INT1 and INT2 registers are 1-byte data registers to set up the output frequency. Setting each bit B7 to B3 in the register to "1", the frequency which corresponds to the bit is output in the AND-form. SC2 to SC4 in the INT1 register, and SC5 to SC7 in the INT2 register are 3-bit SRAM type registers that can be freely set by users.

| B7   | B6   | B5   | B4   | B3    | B2  | B1  | B0  |
|------|------|------|------|-------|-----|-----|-----|
| 1 Hz | 2 Hz | 4 Hz | 8 Hz | 16 Hz | SC2 | SC3 | SC4 |
| R/W  | R/W  | R/W  | R/W  | R/W   | R/W | R/W | R/W |

R/W: Read/Write

| B7   | B6   | B5   | B4   | В3    | B2       | B1       | B0  |
|------|------|------|------|-------|----------|----------|-----|
| 1 Hz | 2 Hz | 4 Hz | 8 Hz | 16 Hz | SC5      | SC6      | SC7 |
| R/W  | R/W  | R/W  | R/W  | R/W   | R/W      | R/W      | R/W |
|      |      |      |      |       | R/W: Rea | ad/Write |     |



Figure 13 INT1 Register (Data register for output frequency)

Example: B7 to B3 = 50h



Figure 15 Example of output from INT1 register (Data register for output frequency)

## 5. Clock-correction register

The clock-correction register is a 1-byte register that is used to correct advance/delay of the clock. When not using this function, set this register to "00h". Regarding the register values, refer to "■ Function to Clock-Correction".





### 6. Free registers 1 to 3

These free registers are 1-byte SRAM type registers that can be set freely by users.

| B7  | B6  | B5  | B4  | В3  | B2      | B1         | B0  |
|-----|-----|-----|-----|-----|---------|------------|-----|
| Fx0 | Fx1 | Fx2 | Fx3 | Fx4 | Fx5     | Fx6        | Fx7 |
| R/W | R/W | R/W | R/W | R/W | R/W     | R/W        | R/W |
|     |     |     |     |     | R/W: F  | Read/Write |     |
|     |     |     |     |     | x: 1 to | 3          |     |

Figure 17 Free Register

## 7. Up counter

The up counter is a 24-bit Read-only register. It starts binary counting from "00000h" from power-on and continues counting as long as power is being applied. It continues counting when initialization, instead of returning to "00000h". At power-on, registers are cleared by the power-on detector so that the up counter is cleared to "000000h". If the power-on detector does not operate successfully, the counter may start from the indefinite status. For successful operation of the power-on detector, refer to "■ Power-on Detection Circuit and Register Status". Regarding the operation timing of the up counter, refer to "■ Up-Count Operation".



Table 12 Example of Count Value and Read Data in Register

| Count Value | Read data in register |
|-------------|-----------------------|
| 000001h     | 000080h               |
| 000002h     | 000040h               |
| •           | •                     |
| •           | •                     |
| •           | •                     |
| EFFFFh      | F7FFFh                |
| •           | •                     |
| •           | •                     |
| •           | •                     |
| FFFFFh      | FFFFFh                |

### 8. Alarm expansion register 1 and alarm expansion register 2

The alarm expansion register 1 and 2 are 3-byte registers. They are expansion registers for the INT1 and INT2 registers which output alarm interrupt. Users are able to set the alarm time; the data of year, month, day. The configuration of register is expressed by BCD code as well as the data register of year, month, day in the real-time register.



Figure 19 Alarm Expansion Register 1 and Alarm Expansion Register 2

To make the year data of alarm expansion register 1 valid, set A1YE to "1". For the month data, set A1ME to "1", for the day data, set A1DE to "1". Set as well A2ME, A2YE, A2DE in the alarm expansion register 2. Regarding how to set the data of day of the week, hour, and minute, refer to "(1) Alarm interrupt" in "4. INT1 register and INT2 register".

Setting example: Setting alarm time "January 31, 2015" in the alarm expansion register 1

| Writing to | Writing to alarm expansion register 1 |   |   |   |   |     |     |    |  |  |
|------------|---------------------------------------|---|---|---|---|-----|-----|----|--|--|
| Year       | 1                                     | 0 | 1 | 0 | 1 | 0   | 0   | 0  |  |  |
| Month      | 1                                     | 0 | 0 | 0 | 0 | _*1 | 1   | 1  |  |  |
| Day        | 1                                     | 0 | 0 | 0 | 1 | 1   | _*1 | 1  |  |  |
|            | B7                                    |   |   |   |   |     |     | B0 |  |  |

\*1. Don't care (Both of 0 and 1 are acceptable.)

## Rev.1.0\_00

## Power-on Detector and Register Status

The power-on detection circuit operates by power-on the S-35399A03, as a result each register is cleared; each register is set as follows.

| Real-time data register :    | 00 (Y), 01 (M), 01 (D), 0 (day of the week), 00 (H), 00 (M), 00 (S) |
|------------------------------|---------------------------------------------------------------------|
| Status register 1 :          | "01h"                                                               |
| Status register 2 :          | "01h"                                                               |
| INT1 register :              | "80h"                                                               |
| INT2 register :              | "00h"                                                               |
| Clock correction register :  | "00h"                                                               |
| Free register 1 :            | "00h"                                                               |
| Free register 2 :            | "00h"                                                               |
| Free register 3 :            | "00h"                                                               |
| Up counter :                 | "00 00 00h"                                                         |
| Alarm expansion register 1 : | "00h"                                                               |
| Alarm expansion register 2 : | "00h"                                                               |

"1" is set in the POC flag (B0 in the status register 1) to indicate that power has been applied. To correct the oscillation frequency, the status register 2 goes in the mode the output of user-set frequency, so that 1 Hz clock pulse is output from the  $\overline{INT1}$  pin. When "1" is set in the POC flag, be sure to initialize. The POC flag is set to "0" due to initialization so that the output of user-set frequency mode is cleared. (Refer to "**■** Register Status After Initialization".)

For the regular operation of power-on detection circuit, the period to power-up the S-35399A03 is that the voltage reaches 1.3 V within 10 ms after setting the IC's power supply voltage at 0 V. When the power-on detection circuit is not working normally is; the POC flag (B0 in the status register) is not in "1", or 1 Hz is not output from the INT1 pin. In this case, power-on the S-35399A03 once again because the internal data may be in the indefinite status.

Do not transmit data immediately after power-on at least one sec because the power-on detection circuit is operating.



**\*1.** 0 V indicates that there are no potential differences between the VDD pin and VSS pin of the S-35399A03.

Figure 20 How to raise the power supply voltage

## Register Statuses After Initialization

The status of each register after initialization is as follows.

```
Real-time data register :
                                 00 (Y), 01 (M), 01 (D), 0 (day of the week), 00 (H), 00 (M), 00 (S)
                                 "0 B6 B5 B4 0 0 0 0 b"
Status register 1 :
                                 (In B6, B5, B4, the data of B6, B5, B6 in the status register 1 at initialization is set.
                                 Refer to Figure 21.)
Status register 2 :
                                 "00h"
INT1 register :
                                 "00h"
INT2 register :
                                 "00h"
Clock correction register :
                                 "00h"
Free register 1 :
                                 "00h"
Free register 2 :
                                 "00h"
Free register 3 :
                                 "00h"
Up counter :
                                 Is not initialized and continues counting.
Alarm expansion register 1 :
                                 "00h"
Alarm expansion register 2 :
                                 "00h"
```



Figure 21 Data of Status Register 1 at Initialization

## ■ Low Power Supply Voltage Detection Circuit

The S-35399A03 has a low power supply voltage detection circuit, so that users can monitor drops in the power supply voltage by reading the BLD flag (B1 in the status register 1). There is a hysteresis width of approx. 0.15 V (Typ.) between detection voltage and release voltage (refer to "■ Characteristics (Typical Data)"). The low power supply voltage detection circuit does the sampling operation only once in one sec for 15.6 ms.

If the power supply voltage decreases to the level of detection voltage ( $V_{DET}$ ) or less, "1" is set to the BLD flag so that sampling operation stops. Once "1" is detected in the BLD flag, no sampling operation is performed even if the power supply voltage increases to the level of release voltage or more, and "1" is held in the BLD flag. After initialization, or once the BLD flag is read, the BLD flag is automatically set to "0" to restart the sampling operation.

If the BLD flag is "1" even after the power supply voltage is recovered, the internal circuit may be in the indefinite status. In this case, be sure to initialize the circuit.



Figure 22 Timing of Low Power Supply Voltage Detection Circuit

## ■ Circuits Power-on and Low Power Supply Voltage Detection

Figure 23 shows the changes of the POC flag and BLD flag due to  $V_{DD}$  fluctuation.



Figure 23 POC Flag and BLD Flag

## Correction of Nonexistent Data and End-of-Month

When users write the real-time data, the S-35399A03 checks it. In case that the data is invalid, the S-35399A03 does the following procedures.

## 1. Processing of nonexistent data

| Register         |         | Normal Data | Nonexistent Data           | Result |
|------------------|---------|-------------|----------------------------|--------|
| Year data        |         | 00 to 99    | XA to XF, AX to FX         | 00     |
| Month data       |         | 01 to 12    | 00, 13 to 19, XA to XF     | 01     |
| Day data         |         | 01 to 31    | 00, 32 to 39, XA to XF     | 01     |
| Day of week data |         | 0 to 6      | 7                          | 0      |
| Hour data *1     | 24-hour | 0 to 23     | 24 to 29, 3X, XA to XF     | 00     |
|                  | 12-hour | 0 to 11     | 12 to 19, 2X, 3X, XA to XF | 00     |
| Minute data      |         | 00 to 59    | 60 to 79, XA to XF         | 00     |
| Second data      | *2      | 00 to 59    | 60 to 79, XA to XF         | 00     |

Table 13 Processing of Nonexistent Data

\*1. In a 12-hour expression, Write the AM/PM flag (B1 in hour data in the real-time data register). In 24-hour expression, the  $\overline{AM}/PM$  flag in the real-time data register is omitted. However in the flag in Read, users are able to read 0; 0 to 11, 1; 12 to 23.

\*2. Processing of nonexistent data, regarding second data, is done by a carry pulse which is generated one sec after, after Write. At this point the carry pulse is sent to the minute-counter.

## 2. Correction of end-of-month

A nonexistent day, such as February 30 and April 31, is set to the first day of the next month.

## ■ INT1, INT2 Pin Output Modes

These are selectable for the output mode for  $\overline{INT1}$  and  $\overline{INT2}$  pins;

Alarm interrupt, the output of user-set frequency, per-minute edge interrupt output, minute-periodical interrupt output 1. In the  $\overline{INT1}$  pin output mode, in addition to the above modes, minute-periodical interrupt output 2 and 32.768 kHz output are also selectable.

To swith the output mode, use the status register 2. Refer to "3. status register 2" in "■ Configuration of Register".

When switching the output mode, be careful of the output status of the pin. Especially, when using alarm interrupt/output of frequency, switch the output mode after setting "00h" in the INT1/INT2 register. In 32.768 kHz output/per-minute edge interrupt output/minute-periodical interrupt output, it is unnecessary to set data in the INT1/INT2 register for users. Refer to the followings regarding each operation of output modes.

## 1. Alarm interrupt output

Alarm interrupt output is the function to output "L" from the INT1/INT2 pin, at the alarm time which is set by user has come. If setting the pin output to "H", turn off the alarm function by setting "0" in INT1AE/INT2AE in the status register 2. To set the alarm time, set the data of day of the week, hour, minute in the INT1/INT2 register, set the data of year, month, day in the alarm expansion register 1 or 2. Refer to "4. INT1 register and INT2 register" and "9. Alarm expansion register 1 and alarm expansion register 2" in "■ Configuration of Register".

Alarm setting of "Y (year), M (month), D (day), W (day of week), H (hour), m (minute)"



\*1. If users clear INT1AE/INT2AE once; "L" is not output from the INT1/INT2 pin by setting INT1AE/INT2AE enable again, within a period when the alarm time matches real-time data.

Figure 24 Alarm Interrupt Output Timing (1/2)

Alarm setting of "H (hour)"



- \*1. If users clear INT1AE/INT2AE once; "L" is not output from the INT1/INT2 pin by setting INT1AE/INT2AE enable again, within a period when the alarm time matches real-time data.
- \*2. If turning the alarm output on by changing the program, within the period when the alarm time matches real-time data, "L" is output again from the INT1/INT2 pin when the minute is counted up.

Figure 25 Alarm Interrupt Output Timing (2/2)

### 2. Output of user-set frequency

The output of user-set frequency is the function to output the frequency which is selected by using data, from the  $\overline{INT1}/\overline{INT2}$  pin, in the AND-form. Set up the data of frequency in the INT1/INT2 register. Refer to "4. INT1 register and INT2 register" in "**■** Configuration of Register".



Seiko Instruments Inc.

## 3. Per-minute edge interrupt output

Per-minute edge interrupt output is the function to output "L" from the  $\overline{INT1}/\overline{INT2}$  pin, when the first minute-carry processing is done, after selecting the output mode. To set the pin output to "H", turn off the output mode of per-minute edge interrupt. In the  $\overline{INT1}$  pin output mode, input "0" in INT1ME in the status register 2. In the  $\overline{INT2}$  pin output mode, input "0" in INT1ME in the status register 2. In the  $\overline{INT2}$  pin output mode, input "0" in INT1ME in the status register 2. In the  $\overline{INT2}$  pin output mode, input "0" in INT2ME.

#### Status register 2 setting

- INT1 pin output mode 32kE = 0, INT1AE = Don't care (0 or 1), INT1FE = 0
   INT2 pin output mode
- INT2AE = Don't care (0 or 1), INT2FE = 0



\*1. Pin output is set to "H" by disabling the output mode within 7.9 ms, because the signal of this procedure is maintained for 7.9 ms. Note that pin output is set to "L" by setting enable the output mode again.



### 4. Minute-periodical interrupt output 1

The minute-periodical interrupt 1 is the function to output the one-minute clock pulse (Duty 50%) from the INT1/INT2 pin, when the first minute-carry processing is done, after selecting the output mode.



\*1. Setting the output mode disable makes the pin output "H", while the output from the INT1/INT2 pin is in "L". Note that pin output is set to "L" by setting enable the output mode again.

Figure 28 Timing of Minute-periodical Interrupt Output 1

## 5. Minute-periodical interrupt output 2 (only in the INT1 pin output mode)

The output of minute-periodical interrupt 2 is the function to output "L", for 7.9 ms, from the INT1 pin, synchronizing with the first minute-carry processing after selecting the output mode. However, in Read in the real-time data register, the procedure delays at max. 0.5 sec thus output "L" from the INT1 pin also delays at max. 0.5 sec. In Write in the real-time data register, some delay is made in the output period due to Write timing and the second-data during Write.

### (a) During normal operation



#### (b) During real-time data read



#### (c) During real-time data write



Figure 29 Timing of Minute-periodical Interrupt Output 2

## 6. Operation of power-on detection circuit (only in the INT1 pin output mode)

When power is applied to the S-35399A03, the power-on detection operates to set "1" in the POC flag (B0 in the status register 1). A 1 Hz clock pulse is output from the  $\overline{INT1}$  pin.



Figure 30 Output Timing of INT1 Pin during Operation of Power-on Detection Circuit

## Function to Clock-Correction

The function to clock-correction is to correct advance/delay of the clock due to the deviation of oscillation frequency, in order to make a high precise clock. For correction, the S-35399A03 adjusts the clock pulse by using a certain part of the dividing circuit, not adjusting the frequency of the crystal oscillator. Correction is performed once every 20 seconds (or 60 seconds). The minimum resolution is approx. 3 ppm (or approx. 1 ppm) and the S-35399A03 corrects in the range of -195.3 to +192.2 ppm (or of -65.1 to +64.1 ppm). (Refer to **Table 14**.) Users can set up this function by using the clock-correction register. Regarding how to calculate the setting data, refer to **"1. How to calculate"**. When not using this function, be sure to set "00h".

|                    | B0 = 0               | B0 = 1             |
|--------------------|----------------------|--------------------|
| Adjustment         | Every 20 seconds     | Every 60 seconds   |
| Minimum resolution | 3.052 ppm            | 1.017 ppm          |
| Correction range   | -195.3 to +192.2 ppm | -65.1 to +64.1 ppm |

Table 14 Function to Clock-Correction

### 1. How to calculate

### (1) If current oscillation frequency > target frequency (in case the clock is fast)



Caution The figure range which can be corrected is that the calculated value is from 0 to 64.

- \*1. Convert this value to be set in the clock correction register. For how to convert, refer to "(a) Calculation example 1".
- \*2. Measurement value when 1 Hz clock pulse is output from the  $\overline{INT1}/\overline{INT2}$  pin.
- \*3. Target value of average frequency when the clock correction function is used.
- \*4. Refer to Table 14.

#### (a) Calculation example 1

In case of current oscillation frequency actual measurement value = 1.000070 [Hz], target oscillation frequency = 1.000000 [Hz], B7 = 0 (Minimum resolution = 3.052 ppm)

Correction value = 128 - Integral value  $\left(\frac{(1.000070) - (1.000000)}{(1.000070) \times (3.052 \times 10^{-6})}\right)$ = 128 - Integral value (22.93)= 128 - 22 = 106

Convert the correction value "106" to 7-bit binary and obtain "1101010b". Reverse the correction value "1101010b" and set it to B6 to B0 of the clock correction register. Thus, set the clock correction register: (B7, B6, B5, B4, B3, B2, B1, B0) = (0, 1, 0, 1, 0, 1, 1, 0)

### (2) If current oscillation frequency < target frequency (in case the clock is slow)



#### Caution The figure range which can be corrected is that the calculated value is from 0 to 62.

#### (a) Calculation example 2

In case of current oscillation frequency actual measurement value = 0.999920 [Hz], target oscillation frequency = 1.000000 [Hz]. B7 = 0 (Minimum resolution = 3.052 ppm)

Correction value = Integral value  $\left(\frac{(1.000000) - (0.999920)}{(0.999920) \times (3.052 \times 10^{-6})}\right) + 1$ = Integral value (26.21) + 1 = 26 + 1 = 27 Thus, set the clock correction register: (B7, B6, B5, B4, B3, B2, B1, B0) = (1, 1, 0, 1, 1, 0, 0, 0)

#### (b) Calculation example 3

In case of current oscillation frequency actual measurement value = 0.999920 [Hz], target oscillation frequency = 1.000000 [Hz], B7 = 1 (Minimum resolution = 1.017 ppm)

Correction value = Integral value  $\left(\frac{(1.000000) - (0.999920)}{(0.999920) \times (1.017 \times 10^{-6})}\right) + 1$ 

= Integral value (78.66) + 1

Thus, this calculated value exceeds the correctable range 0 to 62,

B7 = "1" (minimum resolution = 1.017 ppm) indicates the correction is impossible.

## 2. Setting value for register and correction value

| В7 | B6 | B5 | B4 | B3 | B2 | B1 | В0 | Correction Value<br>[ppm] | Rate<br>[s/day] |
|----|----|----|----|----|----|----|----|---------------------------|-----------------|
| 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 192.3                     | 16.61           |
| 0  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 189.2                     | 16.35           |
| 1  | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 186.2                     | 16.09           |
|    | •  |    |    |    |    |    |    | •                         | •               |
|    |    |    |    | •  |    |    |    | •                         | •               |
|    |    | i  |    | ٠  |    |    |    | •                         | •               |
| 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 6.1                       | 0.53            |
| 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 3.1                       | 0.26            |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                         | 0               |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | -3.1                      | -0.26           |
| 0  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | -6.1                      | -0.53           |
| 1  | 0  | 1  | 1  | 1  | 1  | 1  | 0  | -9.2                      | -0.79           |
|    | •  |    |    |    |    |    |    | •                         | •               |
|    | •  |    |    |    |    |    |    | •                         | •               |
|    | •  |    |    |    |    |    |    | •                         | •               |
| 0  | 1  | 0  | 0  | 0  | 0  | 1  | 0  | -189.2                    | -16.35          |
| 1  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | -192.3                    | -16.61          |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | -195.3                    | -16.88          |

## Table 15 Setting Value for Register and Correction Value (Minimum Resolution: 3.052 ppm (B0 = 0))

| Table 16 | Setting Value for Register and Correction | Value (Minimum Resolution: 1. | 017 ppm (B0 = 1)) |
|----------|-------------------------------------------|-------------------------------|-------------------|
|----------|-------------------------------------------|-------------------------------|-------------------|

| В7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | Correction Value<br>[ppm] | Rate<br>[s/day] |
|----|----|----|----|----|----|----|----|---------------------------|-----------------|
| 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 64.1                      | 5.54            |
| 0  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 63.1                      | 5.45            |
| 1  | 0  | 1  | 1  | 1  | 1  | 0  | 1  | 62.0                      | 5.36            |
| •  |    |    |    |    |    |    | •  | •                         |                 |
|    |    |    |    | •  |    |    |    | •                         | •               |
|    |    |    |    | ٠  |    |    |    | •                         | •               |
| 0  | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 2.0                       | 0.18            |
| 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1.0                       | 0.09            |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0                         | 0               |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | -1.0                      | -0.09           |
| 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | -2.0                      | -0.18           |
| 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | -3.0                      | -0.26           |
| •  |    |    |    |    |    |    | •  | •                         |                 |
|    | •  |    |    |    |    |    |    | •                         | •               |
|    |    |    |    | •  |    |    |    | •                         | •               |
| 0  | 1  | 0  | 0  | 0  | 0  | 1  | 1  | -63.1                     | -5.45           |
| 1  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | -64.1                     | -5.54           |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | -65.1                     | -5.62           |

### 3. How to confirm setting value for register and result of correction

The S-35399A03 does not adjust the frequency of the crystal oscillation by using the clock-correction function. Therefore users cannot confirm if it is corrected or not by measuring output 32.768 kHz. When the function to clock-correction is being used, the cycle of 1 Hz clock pulse output from the  $\overline{INT1}$  pin changes once in 20 times or 60 times, as shown in **Figure 31**.



Figure 31 Confirmation of Correction Result

Measure a and b by using the frequency counter<sup>\*1</sup>. Calculate the average frequency (Tave) based on the measurement results.

B0 = 0, Tave =  $(a \times 19 + b) \div 20$ 

B0 = 1, Tave =  $(a \times 59 + b) \div 60$ 

Calculate the error of the clock based on the average frequency (Tave). The following shows an example for confirmation.

Confirmation example: When B0 =0, 66h is set

Measurement results: a = 1.000080 Hz, b = 0.998493 Hz

| Clock Correc      | tion Register Setting Value     | Average Frequency [Hz] | Per Day [s] |
|-------------------|---------------------------------|------------------------|-------------|
| Before correction | 00 h (Tave = a)                 | 1.000080               | 86393       |
| After correction  | 66 h (Tave = (a × 19 + b) ÷ 20) | 1.0000065              | 86399.9     |

Calculating the average frequency allows to confirm the result of correction.

\*1. Use a high-accuracy frequency counter of 7 digits or more.

Caution Measure the oscillation frequency under the usage conditions.

## Rev.1.0\_00

## ■ Up-Count Operation

The up counter is a 24-bit read-only binary counter. This counter starts counting from "000000h" from power-on and returns to "000000h" at the next clock after it has reached "FFFFFh". A clock pulse is a pulse that is output when the second-data in the real-time data is "00h". Therefore, some delay is made in the period that a clock pulse is being output due to Write timing and Write data. The registers are not initialized unless power-on again, so that users are able to grasp the elapsed time from power-on up to 30 years. **Figure 32** shows the example of timing chart of up counter's operation.





## Serial Interface

The S-35399A03 receives various commands via I<sup>2</sup>C-bus serial interface to Read/Write data. Regarding transmission is as follows.

### 1. Start condition

A start condition is when the SDA line changes "H" to "L" when the SCL line is in "H", so that the access starts.

### 2. Stop condition

A stop condition is when the SDA line changes "L" to "H" when the SCL line is in "H", and the access stops, so that the S-35399A03 gets standby.



Figure 33 Start/Stop Conditions

## 3. Data transmission and acknowledgment signal

Data transmission is performed for every 1-byte, after detecting a start condition. Transmit data while the SCL line is in "L", and be careful of spec of  $t_{SU,DAT}$  and  $t_{HD, DAT}$  when changing the SDA line. If the SDA line changes while the SCL line is in "H", the data will be recognized as start/stop condition in spite of data transmission. Note that by this case, the access will be interrupted.

During data transmission, every moment receiving 1-byte data, the devices which work for receiving data send an acknowledgment signal back. For example, as seen in **Figure 34**, in case that the S-35399A03 is the device working for receiving data and the master device is the one working for sending data; when the 8-bit clock pulse falls, the master device releases the SDA line. After that, the S-35399A03 sends an acknowledgment signal back, and set the SDA line to "L" at the 9-bit clock pulse. The S-35399A03 does not output an acknowledgment signal is that the access is not being done regularly.



Figure 34 Output Timing of Acknowledgment Signal

Rev.1.0\_00

The followings are Read/Write in the S-35399A03.

### (1) Data Read in S-35399A03

After detecting a start condition, the S-35399A03 receives device code and command. The S-35399A03 enters the Read-data mode by the Read/Write bit "1". The data is output from B7 in 1-byte. Input an acknowledgment signal from the master device every moment that the S-35399A03 outputs 1-byte data. However, do not input an acknowledgment signal (input NO\_ACK) for the last data-byte output from the master device. This procedure notifies the completion of Read. Next, input a stop condition to the S-35399A03 to finish access.







Figure 36 Example of Data Read 2 (3-Byte Data Register)

### (2) Data Write in S-35399A03

After detecting a start condition, S-35399A03 receives device code and command. The S-35399A03 enters the Write-data mode by the Read/Write bit "0". Input data from B7 to B0 in 1-byte. The S-35399A03 outputs an acknowledgment signal ("L") every moment that 1-byte data is input. After receiving the acknowledgment signal which is for the last byte-data, input a stop condition to the S-35399A03 to finish access.







Figure 38 Example of Data Read 2 (3-Byte Data Register)

### 4. Data access

#### (1) Real-time data 1 access



- \*1. Set NO\_ACK = 1 in Read.
- \*2. Transmit ACK = 0 from the master device to the S-35399A03 in Read.



(2) Real-time data 2 access



- \*1. Set NO\_ACK = 1 in Read.
- \*2. Transmit ACK = 0 from the master device to the S-35399A03 in Read.

Figure 40 Real-Time Data 2 Access

(3) Status register 1 access and status register 2 access



- \*1. 0 : Status register 1 selected, 1 : Status register 2 selected
- \*2. Set NO\_ACK = 1 in Read.

Figure 41 Status Register 1 Access and Status Register 2 Access

### (4) INT1 register access and INT2 register access

In Read/Write the INT1 and INT2 registers, data varies depending on the setting of the status register 2. Be sure to Read/Write after setting the status register 2. When setting the alarm by using the status register 2, these registers work as 3-byte alarm time data registers, in other statuses, they work as 1-byte registers. When outputting the user-set frequency, they are the data registers to set up the frequency.

Regarding details of each data, refer to "4. INT1 register and INT2 register" in "■ Configuration of Register".

# Caution Users cannot use both functions of alarm 1 interrupt for the INT1 pin and INT2 pin and the output of user-set frequency simultaneously.



- \*1. 0 : INT1 register selected, 1 : INT2 register selected
- \*2. Set NO ACK = 1 in Read.
- \*3. Transmit ACK = 0 from the master device to the S-35399A03 in Read.





- \*1. 0 : INT1 register selected, 1 : INT2 register selected
- \*2. Set NO\_ACK = 1 in Read.



(5) Clock-correction register access



\*1. Set NO\_ACK = 1 in Read.



(6) Free register 1 access



\***1.** Set NO\_ACK = 1 in Read.

Figure 45 Free Register 1 Access

#### (7) Up counter access

Access to the up counter is Read-only. Users cannot Write in this counter with Write operation.



Figure 46 Up Counter Access

(8) Free register 2 access and free register 3 access



\*2. Set NO\_ACK = 1 in Read.



Free register 3

#### (9) Alarm expansion register 1 access and alarm expansion register 2 access

0

1

Write in the alarm expansion register 1 (alarm expansion register 2) after setting the status register 2.



- \*1. 0 : Alarm expansion register 1 access, 1 : Alarm expansion register 2 access
- **\*2.** Transmit ACK = 0 from the master device to the S-35399A03 in Read.

**\*3.** Set NO\_ACK = 1 in Read.



## Reset After Communication Interruption

In case of communication interruption in the S-35399A03, for example, during communication the power supply voltage drops so that only the master device is reset; the S-35399A03 does not operate the next procedure because the internal circuit keeps the state prior to interruption. The S-35399A03 does not have a reset pin so that users usually reset its internal circuit by inputting a stop condition. However, if the SDA line is outputting "L" (during output of acknowledgment signal or Read), the S-35399A03 does not accept a stop condition from the master device. In this case, users are necessary to finish acknowledgment output or Read the SDA line. **Figure 49** shows how to reset. First, input a start condition from the master device (The S-35399A03 cannot detect a start condition because the SDA line in the S-35399A03 is outputting "L"). Next, input a clock pulse equivalent to 1-byte data access (9-clock) from the SCL line. During this, release the SDA line for the master device. By this procedure, SDA I/O before interruption is finished, so that the SDA line in the S-35399A03 is released. After that, inputting a stop condition resets the internal circuit so that restore the regular communication. This reset procedure is recommended to perform at initialization of the system after rising the master device's power supply voltage.



Figure 49 How to Reset

## ■ Flowchart of Initialization at Power-on and Example of Real-time Data Set-up

Figure 50 shows the flowchart of initialization at power-on and an example of real-time data set-up. Regarding how to apply power, refer to "■ Power-on Detection Circuit and Register Status". It is unnecessary for users to comply with this flowchart of real-time data strictly. And if using the default data at initializing, it is also unnecessary to set up again.







T





2. Start communication under stable condition after power-on the power supply in the system.



#### Figure 51 Application Circuit 1

Caution Start communication under stable condition after power-on the power supply in the system.

#### Figure 52 Application Circuit 2

Caution The above connection diagrams do not guarantee operation. Set the constants after performing sufficient evaluation using the actual application.

## ■ Adjustment of Oscillation Frequency

#### 1. Configuration of oscillator

Since crystal oscillation is sensitive to external noise (the clock accuracy is affected), the following measures are essential for optimizing the oscillation configuration.

- (1) Place the S-35399A03, crystal oscillator, and external capacitor ( $C_g$ ) as close to each other as possible.
- (2) Increase the insulation resistance between pins and the substrate wiring patterns of XIN and XOUT.
- (3) Do not place any signal or power lines close to the oscillator.
- (4) Locating the GND layer immediately below the oscillator is recommended.
- (5) Locate the bypass capacitor adjacent to the power supply pin of the S-35399A03.



\*1. When using a crystal oscillator with a  $C_L$  value of 7 pF, externally connect  $C_d$  if necessary.

Figure 53 Connection Diagram 1





- Caution 1. When using the crystal oscillator with a C<sub>L</sub> exceeding the rated value (7 pF) (e.g : C<sub>L</sub> = 12.5 pF), oscillation operation may become unstable. Use a crystal oscillator with a C<sub>L</sub> value of 6 pF or 7 pF.
  - 2. Oscillation characteristics is subject to the variation of each component such as substrate parasitic capacitance, parasitic resistance, crystal oscillator, and C<sub>g</sub>. When configuring an oscillator, pay sufficient attention for them.

#### 2. Measurement of oscillation frequency

When the S-35399A03 is turned on, the internal power-on detector operates and a signal of 1 Hz is output from the  $\overline{INT1}$  pin to select the crystal oscillator and optimize the C<sub>g</sub> value. Turn the power on and measure the signal with a frequency counter following the circuit configuration shown in **Figure 55**.

If 1 Hz signal is not output, the power-on detector does not operate normally. Turn off the power and then turn it on again. For how to apply power, refer to "
Power-on Detector and Register Status".

**Remark** If the error range is  $\pm 1$  ppm in relation to 1 Hz, the time is shifted by approximately 2.6 seconds per month (calculated using the following expression).



 $10^{-6}$  (1 ppm) × 60 seconds × 60 minutes × 24 hours × 30 days = 2.592 seconds

Figure 55 Configuration of Oscillation Frequency Measurement Circuit

Caution 1. Use a high-accuracy frequency counter of 7 digits or more.

- 2. Measure the oscillation frequency under the use operation conditions.
- 3. Since the 1 Hz signal continues to be output, initialization must be executed during normal operation.

#### 3. Adjustment of oscillation frequency

#### (1) Adjustment by setting C<sub>g</sub>

Matching of the crystal oscillator with the nominal frequency must be performed with the stray capacitance on the board included. Select a crystal oscillator and optimize the  $C_g$  value in accordance with the flowchart below.



- \*1. Request a crystal manufacturer for matching evaluation between the IC and a crystal. The recommended crystal characteristic values are, C<sub>L</sub> value (load capacitance) = 6 pF, R<sub>1</sub> value (equivalent serial resistance) = 50 kΩ max.
- \*2. The C<sub>g</sub> value must be selected on the actual PCB since it is affected by stray capacitance. Select the external C<sub>g</sub> value in a range of 0 pF to 9.1 pF.
- \*3. Adjust the rotation angle of the variable capacitance so that the capacitance value is slightly smaller than the center, and confirm the oscillation frequency and the center value of the variable capacitance. This is done in order to make the capacitance of the center value smaller than one half of the actual capacitance value because a smaller capacitance value increases the frequency variation.

#### Figure 56 Crystal Oscillator Setting Flow

- Caution 1. The oscillation frequency varies depending on the ambient temperature and power supply voltage. Refer to "■ Characteristics (Typical Data)".
  - 2. The 32.768 kHz crystal oscillator operates more slowly at an operating temperature than higher or lower 20 to 25°C. Therefore, it is recommended to set the oscillator to operate slightly faster at normal temperature.

### Product Name Structure



## Precautions

- Although the IC contains a static electricity protection circuit, static electricity or voltage that exceeds the limit of the protection circuit should not be applied.
- Seiko Instruments Inc. assumes no responsibility for the way in which this IC is used in products created using this IC or for the specifications of that product, nor does Seiko Instruments Inc. assume any responsibility for any infringement of patents or copyrights by products that include this IC either in Japan or in other countries.

## Characteristics (Typical Data)

(1) Current consumption 1 (current consumption out of (2) Current consumption 2 (current consumption when communication) vs. V<sub>DD</sub> characteristics



(3) Current consumption 3 (current consumption during (4) Current consumption 1 (current consumption out of communication) vs. Input clock characteristics



32.768 kHz is output) vs. V<sub>DD</sub> characteristics



communication) vs. Temperature characteristics



(5) Current consumption 1 (current consumption out of (6) Oscillation frequency vs. Cg characteristics communication) vs. C<sub>g</sub> characteristics







#### (7) Oscillation frequency vs. $V_{\text{DD}}$ characteristics





(11) Output current characteristics 2 (V<sub>OUT</sub> vs. I<sub>OL2</sub>)



# (8) Oscillation frequency vs. Temperature characteristics



(10) Output current characteristics 1 (V<sub>OUT</sub> vs. I<sub>OL1</sub>)



(12) Low power supply voltage detection voltage release voltage, and time keeping power supply voltage (Min) vs. Temperature characteristics



Seiko Instruments Inc.



| No.                    | FJ008-A-P-SD-2.1 |
|------------------------|------------------|
| SCALE                  |                  |
| UNIT                   | mm               |
|                        |                  |
|                        |                  |
|                        |                  |
|                        |                  |
| Seiko Instruments Inc. |                  |





- The information described herein is subject to change without notice.
- Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design.
- When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority.
- Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited.
- The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any apparatus installed in airplanes and other vehicles, without prior written permission of Seiko Instruments Inc.
- Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.