

# 16-bit Digital Signal Controllers (up to 64 KB Flash and 9 KB SRAM) with High-Speed PWM, ADC, and Comparators

## **Operating Conditions**

- 3.0V to 3.6V, -40°C to +85°C, DC to 50 MIPS
- 3.0V to 3.6V, -40°C to +125°C, DC to 40 MIPS

## Core: 16-bit dsPIC33F

- · Code-efficient (C and Assembly) architecture
- Two 40-bit wide accumulators
- · Single-cycle (MAC/MPY) with dual data fetch
- Single-cycle mixed-sign MUL plus hardware divide
- 32-bit multiply support

## **Clock Management**

- ±1% internal oscillator
- · Programmable PLLs and oscillator clock sources
- Fail-Safe Clock Monitor (FSCM)
- Independent Watchdog Timer (WDT)
- Fast wake-up and start-up

## **Power Management**

- Low-power management modes (Sleep, Idle, Doze)
- · Integrated Power-on Reset and Brown-out Reset
- 1.7 mA/MHz dynamic current (typical)
- 50 µA IPD current (typical)

## **High-Speed PWM**

- · Up to nine PWM pairs with independent timing
- · Dead time for rising and falling edges
- 1.04 ns PWM resolution
- · PWM support for:
  - DC/DC, AC/DC, Inverters, PFC, Lighting
- BLDC, PMSM, ACIM, SRM
- Programmable Fault inputs
- · Flexible trigger configurations for ADC conversions

## **Advanced Analog Features**

- High-Speed ADC module:
  - 10-bit resolution with up to two Successive Approximation Register (SAR) converters (up to 4 Msps)
  - Up to 24 input channels grouped into 12 conversion pairs plus two voltage reference monitoring inputs
- Dedicated result buffer for each analog channel
- Flexible and independent ADC trigger sources

# **Advanced Analog Features (Continued)**

- Up to four High-Speed Comparators with direct connection to the PWM module:
  - 10-bit Digital-to-Analog Converter (DAC) for each comparator
  - DAC reference output
- Programmable references with 1024 voltage points

## **Timers/Output Compare/Input Capture**

- Six general purpose timers:
  - Five 16-bit and up to two 32-bit timers/counters
- Four Output Compare (OC) modules configurable as timers/counters
- Quadrature Encoder Interface (QEI) module configurable as timer/counter
- · Four Input Capture (IC) modules

## **Communication Interfaces**

- Two UART modules (12.5 Mbps)
- With support for LIN 2.0 protocols and IrDA®
- Two 4-wire SPI modules (15 Mbps)
- ECAN™ module (1 Mbaud) CAN 2.0B support
- Two I<sup>2</sup>C<sup>™</sup> modules (up to 1 Mbaud) with SMBus support

## **Direct Memory Access (DMA)**

- · 4-channel DMA with user-selectable priority arbitration
- UART, SPI, ECAN™, IC, OC, and Timers

## Input/Output

- Sink/Source 18 mA on 18 pins, 10 mA on 1 pin, or 6 mA on 66 pins
- 5V-tolerant pins
- · Selectable open drain and pull-ups
- 29 external interrupts

# **Qualification and Class B Support**

- AEC-Q100 REVG (Grade 1 -40°C to +125°C)
- Class B Safety Library, IEC 60730, VDE certified

# **Debugger Development Support**

- In-circuit and in-application programming
- Two program and two complex data breakpoints
- IEEE 1149.2-compatible (JTAG) boundary scan
- Trace and run-time watch

## Packages

| Туре               | QFN     | TQFP    |         |         |         |  |  |  |  |  |
|--------------------|---------|---------|---------|---------|---------|--|--|--|--|--|
| Pin Count          | 64      | 64      | 80      | 100     | 100     |  |  |  |  |  |
| I/O Pins           | 58      | 58      | 74      | 85      | 85      |  |  |  |  |  |
| Contact Lead/Pitch | 0.50    | 0.50    | 0.50    | 0.40    | 0.50    |  |  |  |  |  |
| Dimensions         | 9x9x0.9 | 10x10x1 | 12x12x1 | 12x12x1 | 14x14x1 |  |  |  |  |  |

Note: All dimensions are in millimeters (mm) unless specified.

# dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 PRODUCT FAMILIES

The device names, pin counts, memory sizes, and peripheral availability of each device are listed in Table 1. The following pages show their pinout diagrams.

| TABLE 1: | dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 CONTROLLER |
|----------|--------------------------------------------------------------------------|
|          | FAMILIES                                                                 |

|                  |      | (se                           |                   |              |               |                |      | е                            |     |        |              |     |                   |                     |            |                   |      | ADC                           |                          |          |           |
|------------------|------|-------------------------------|-------------------|--------------|---------------|----------------|------|------------------------------|-----|--------|--------------|-----|-------------------|---------------------|------------|-------------------|------|-------------------------------|--------------------------|----------|-----------|
| Device           | Pins | Program Flash Memory (Kbytes) | RAM (Bytes)       | 16-bit Timer | Input Capture | Output Compare | UART | Quadrature Encoder Interface | IdS | ECANTM | DMA Channels | PWM | Analog Comparator | External Interrupts | DAC Output | I <sup>2</sup> C™ | SARs | Sample and Hold (S&H) Circuit | Analog-to-Digital Inputs | I/O Pins | Packages  |
| dsPIC33FJ32GS406 | 64   | 32                            | 4K                | 5            | 4             | 4              | 2    | 1                            | 2   | 0      | 0            | 6x2 | 0                 | 5                   | 0          | 2                 | 1    | 5                             | 16                       | 58       | PT,<br>MR |
| dsPIC33FJ32GS606 | 64   | 32                            | 4K                | 5            | 4             | 4              | 2    | 2                            | 2   | 0      | 0            | 6x2 | 4                 | 5                   | 1          | 2                 | 2    | 6                             | 16                       | 58       | PT,<br>MR |
| dsPIC33FJ32GS608 | 80   | 32                            | 4K                | 5            | 4             | 4              | 2    | 2                            | 2   | 0      | 0            | 8x2 | 4                 | 5                   | 1          | 2                 | 2    | 6                             | 18                       | 74       | PT        |
| dsPIC33FJ32GS610 | 100  | 32                            | 4K                | 5            | 4             | 4              | 2    | 2                            | 2   | 0      | 0            | 9x2 | 4                 | 5                   | 1          | 2                 | 2    | 6                             | 24                       | 85       | PT,<br>PF |
| dsPIC33FJ64GS406 | 64   | 64                            | 8K                | 5            | 4             | 4              | 2    | 1                            | 2   | 0      | 0            | 6x2 | 0                 | 5                   | 0          | 2                 | 1    | 5                             | 16                       | 58       | PT,<br>MR |
| dsPIC33FJ64GS606 | 64   | 64                            | 9K <sup>(1)</sup> | 5            | 4             | 4              | 2    | 2                            | 2   | 1      | 4            | 6x2 | 4                 | 5                   | 1          | 2                 | 2    | 6                             | 16                       | 58       | PT,<br>MR |
| dsPIC33FJ64GS608 | 80   | 64                            | 9K <sup>(1)</sup> | 5            | 4             | 4              | 2    | 2                            | 2   | 1      | 4            | 8x2 | 4                 | 5                   | 1          | 2                 | 2    | 6                             | 18                       | 74       | PT        |
| dsPIC33FJ64GS610 | 100  | 64                            | 9K <sup>(1)</sup> | 5            | 4             | 4              | 2    | 2                            | 2   | 1      | 4            | 9x2 | 4                 | 5                   | 1          | 2                 | 2    | 6                             | 24                       | 85       | PT,<br>PF |

Note 1: RAM size is inclusive of 1 Kbyte DMA RAM.

## **Pin Diagrams**









# Pin Diagrams (Continued)



© 2009-2012 Microchip Technology Inc.









#### **Pin Diagrams (Continued)** 100-Pin TQFP Pins are up to 5V tolerant PWM5H/UPDN1/CN16/RD7 OC2/SYNCO2/FLT6/RD1 SYNC01/FLT23/RG14 PWM7L/CN19/RD13 PWM6H/CN14/RD5 PWM5L/CN15/RD6 PWM6L/CN13/RD4 PWM7H/OC4/RD3 PWM1L/FLT8/RE0 AN23/CN23/RA7 AN22/CN22/RA6 OC3/FLT7/RD2 PWM9H/RG13 PWM9L/RG12 PWM1H/RE1 QEA2/RD12 PWM2H/RE3 PWM2L/RE2 PWM3L/RE4 INDX2/RG0 C1RX/RF0 QEB2/RG1 C1TX/RF VCAP VDD 10 75 SYNCI1/RG15 Vss PGEC2/SOSCO/T1CK/CN0/RC14 74 VDD 2 73 PGED2/SOSCI/CN1/RC13 PWM3H/RE5 3 72 OC1/QEB1/FLT5/RD0 PWM4L/RE6 4 IC4/QEA1/FLT4/RD11 71 PWM4H/RE7 5 IC3/INDX1/FLT3/RD10 AN16/T2CK/RC1 70 6 IC2/FLT2/RD9 AN17/T3CK/RC2 69 AN18/T4CK/RC3 68 IC1/FLT1/RD8 8 INT4/FLT19/SYNCI4/RA15 AN19/T5CK/RC4 67 9 INT3/FLT20/RA14 SCK2/FLT12/CN8/RG6 10 66 SDI2/FLT11/CN9/RG7 65 Vss 11 OSC2/REFCLKO/CLKO/RC15 SDO2/FLT10/CN10/RG8 12 64 dsPIC33FJ64GS610 OSC1/CLKIN/RC12 MCI R 63 13 VDD SS2/FLT9/CN11/RG9 62 14 Vss TDO/RA5 15 61 VDD TDI/RA4 60 16 TMS/RA0 SDA2/FLT21/RA3 17 59 AN20/FLT13/INT1/RE8 18 58 SCL2/FLT22/RA2 AN21/FLT14/INT2/RE9 57 SCL1/RG2 19 AN5/CMP3B/AQEB1/CN7/RB5 SDA1/RG3 20 56 AN4/CMP2C/CMP3A/AQEA1/CN6/RB4 21 55 SCK1/INT0/RF6 AN3/CMP2B/AINDX1/CN5/RB3 22 54 SDI1/RF7 AN2/CMP1C/CMP2A/ASS1/CN4/RB2 23 SDO1/RF8 53 PGEC3/AN1/CMP1B/CN3/RB1 U1RX/RF2 24 52 U1TX/RF3 PGED3/AN0/CMP1A/CMP4C/CN2/RB0 25 51 35 36 37 37 38 38 28 29 30 32 33 34 40 42 43 45 31 4 16 48 6 PGED1/AN7/CMP4B/RB7 U2RTS/RF13 U2CTS/RF12 AN12/CMP1D/RB12 AVSS AN8/RB8 AN13/CMP2D/RB13 AN14/CMP3D/<u>S51</u>/RB14 AN15/CMP4D/OCFB/CN12/RB15 AVDD U1CTS/FLT15/SYNCI3/CN20/RD14 U1RTS/FLT16/SYNCI2/CN21/RD15 U2RX/FLT17/CN17/RF4 | U2TX/FLT18/CN18/RF5 | PGEC1/AN6/CMP3C/CMP4A/OCFA/RB6 AN9/DACOUT/RB9 ۵N Vss ۷DD AN10/RB10 AN11/EXTREF/RB11 Vss TCK/RA1

# DS70591D-page 12

# **Table of Contents**

| dsPIC | C33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 Product Families                           | 2     |
|-------|------------------------------------------------------------------------------------------------------|-------|
| 1.0   | Device Overview                                                                                      |       |
| 2.0   | Guidelines for Getting Started with 16-bit Digital Signal Controllers                                | 23    |
| 3.0   | CPU                                                                                                  | 33    |
| 4.0   | Memory Organization                                                                                  |       |
| 5.0   | Flash Program Memory                                                                                 | . 109 |
| 6.0   | Resets                                                                                               |       |
| 7.0   | Interrupt Controller                                                                                 | . 123 |
| 8.0   | Direct Memory Access (DMA)                                                                           | . 177 |
| 9.0   | Oscillator Configuration                                                                             | . 187 |
| 10.0  | Power-Saving Features                                                                                | . 199 |
| 11.0  | I/O Ports                                                                                            | . 209 |
| 12.0  | Timer1                                                                                               | . 211 |
| 13.0  | Timer2/3/4/5 features                                                                                | . 213 |
| 14.0  | Input Capture                                                                                        | . 219 |
| 15.0  | Output Compare                                                                                       | . 221 |
| 16.0  | High-Speed PWM                                                                                       | . 225 |
| 17.0  | Quadrature Encoder Interface (QEI) Module                                                            | . 255 |
| 18.0  |                                                                                                      | . 259 |
| 19.0  | Inter-Integrated Circuit (I <sup>2</sup> C <sup>TM</sup> )                                           | . 265 |
| 20.0  | Universal Asynchronous Receiver Transmitter (UART)                                                   | . 273 |
| 21.0  |                                                                                                      |       |
| 22.0  | High-Speed 10-bit Analog-to-Digital Converter (ADC)                                                  | . 305 |
| 23.0  | High-Speed Analog Comparator                                                                         | . 337 |
| 24.0  | Special Features                                                                                     | . 341 |
| 25.0  | Instruction Set Summary                                                                              | . 349 |
| 26.0  | Development Support                                                                                  | . 357 |
| 27.0  | Electrical Characteristics                                                                           | . 361 |
| 28.0  | 50 MIPS Electrical Characteristics                                                                   | . 409 |
| 29.0  | DC and AC Device Characteristics Graphs                                                              | . 417 |
| 30.0  | Packaging Information                                                                                | . 419 |
| Appe  | ndix A: Migrating from dsPIC33FJ06GS101/X02 and dsPIC33FJ16GSX02/X04 to dsPIC33FJ32GS406/606/608/610 | and   |
| dsPIC | C33FJ64GS406/606/608/610 Devices                                                                     | . 433 |
| Appe  | ndix B: Revision History                                                                             | . 434 |
| The N | Vicrochip Web Site                                                                                   | . 447 |
| Custo | omer Change Notification Service                                                                     | . 447 |
| Custo | omer Support                                                                                         | . 447 |
| Read  | ler Response                                                                                         | . 448 |
| Produ | uct Identification System                                                                            | . 449 |

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

# Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

## Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

Microchip's Worldwide Web site; <a href="http://www.microchip.com">http://www.microchip.com</a>

· Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

# **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

# Referenced Sources

This device data sheet is based on the following individual chapters of the *"dsPIC33F/PIC24H Family Reference Manual"*. These documents should be considered as the primary reference for the operation of a particular module or device feature.

Note 1: To access the documents listed below, browse to the documentation section of the dsPIC33FJ64GS610 product page of the Microchip web site (www.microchip.com) to select a family reference manual section from the following list.

In addition to parameters, features, and other documentation, the resulting page provides links to the related family reference manual sections.

- Section 2. "CPU" (DS70204)
- Section 3. "Data Memory" (DS70202)
- Section 4. "Program Memory" (DS70203)
- Section 5. "Flash Programming" (DS70191)
- Section 8. "Reset" (DS70192)
- Section 9. "Watchdog Timer and Power-Saving Modes" (DS70196)
- Section 10. "I/O Ports" (DS70193)
- Section 11. "Timers" (DS70205)
- Section 12. "Input Capture" (DS70198)
- Section 13. "Output Compare" (DS70209)
- Section 15. "Quadrature Encoder Interface (QEI)" (DS70208)
- Section 16. "Analog-to-Digital Converter (ADC)" (DS70183)
- Section 17. "UART" (DS70188)
- Section 18. "Serial Peripheral Interface (SPI)" (DS70206)
- Section 19. "Inter-Integrated Circuit™ (I<sup>2</sup>C™)" (DS70195)
- Section 21. "Enhanced Controller Area Network (ECAN™)" (DS70185)
- Section 22. "Direct Memory Access (DMA)" (DS70182)
- · Section 23. "CodeGuard Security" (DS70199)
- Section 24. "Programming and Diagnostics" (DS70207)
- Section 25. "Device Configuration" (DS70194)
- Section 26. "Development Tool Support" (DS70200)
- Section 42. "Oscillator (Part IV)" (DS70307)
- Section 43. "High-Speed PWM" (DS70323)
- Section 44. "High-Speed 10-Bit Analog-to-Digital Converter (ADC)" (DS70321)
- Section 45. "High-Speed Analog Comparator" (DS70296)
- Section 47. "Interrupts (Part V)" (DS70597)

NOTES:

# 1.0 DEVICE OVERVIEW

Note: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the latest sections in the "dsPIC33F/PIC24H Family Reference Manual", which are available from the Microchip web site (www.microchip.com).

This document contains device-specific information for the following dsPIC33F Digital Signal Controller (DSC) devices:

- dsPIC33FJ32GS406
- dsPIC33FJ32GS606
- dsPIC33FJ32GS608
- dsPIC33FJ32GS610
- dsPIC33FJ64GS406
- dsPIC33FJ64GS606
- dsPIC33FJ64GS608
- dsPIC33FJ64GS610

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/608/610 families of devices contain extensive Digital Signal Processor (DSP) functionality with a high-performance 16-bit microcontroller (MCU) architecture.

Figure 1-1 shows a general block diagram of the core and peripheral modules in the dsPIC33FJ32GS406/ 606/608/610 and dsPIC33FJ64GS406/606/608/610 devices. Table 1-1 lists the functions of the various pins shown in the pinout diagrams.





| Pin Name                           | Pin<br>Type | Buffer<br>Type | Description                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|------------------------------------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| AN0-AN23                           | I           | Analog         | Analog input channels.                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| CLKI<br>CLKO                       | I<br>O      | ST/CMOS<br>—   | External clock source input. Always associated with OSC1 pin function<br>Oscillator crystal output. Connects to crystal or resonator in Crystal<br>Oscillator mode. Optionally functions as CLKO in RC and EC modes.<br>Always associated with OSC2 pin function. |  |  |  |  |  |  |
| OSC1                               | I           | ST/CMOS        | Oscillator crystal input. ST buffer when configured in RC mode; CMOS                                                                                                                                                                                              |  |  |  |  |  |  |
| OSC2                               | I/O         | —              | otherwise.<br>Oscillator crystal output. Connects to crystal or resonator in Crystal<br>Oscillator mode. Optionally functions as CLKO in RC and EC modes                                                                                                          |  |  |  |  |  |  |
| SOSCI                              | I           | ST/CMOS        | 32.768 kHz low-power oscillator crystal input; CMOS otherwise.                                                                                                                                                                                                    |  |  |  |  |  |  |
| SOSCO                              | 0           | —              | 32.768 kHz low-power oscillator crystal output.                                                                                                                                                                                                                   |  |  |  |  |  |  |
| CN0-CN23                           | I           | ST             | Change notification inputs. Can be software programmed for internal weak pull-ups on all inputs.                                                                                                                                                                  |  |  |  |  |  |  |
| C1RX                               | I           | ST             | ECAN1 bus receive pin.                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| C1TX                               | 0           |                | ECAN1 bus transmit pin.                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| IC1-IC4                            | I           | ST             | Capture inputs 1 through 4.                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| INDX1, INDX2, AINDX1               | I           | ST             | Quadrature Encoder Index Pulse input.                                                                                                                                                                                                                             |  |  |  |  |  |  |
| QEA1, QEA2, AQEA1                  | I           | ST             | Quadrature Encoder Phase A input in QEI mode.                                                                                                                                                                                                                     |  |  |  |  |  |  |
| QEB1, QEB2, AQEB1                  | Ι           | ST             | Auxiliary Timer External Clock/Gate input in Timer mode.<br>Quadrature Encoder Phase A input in QEI mode.<br>Auxiliary Timer External Clock/Gate input in Timer mode.                                                                                             |  |  |  |  |  |  |
| UPDN1                              | 0           | CMOS           | Position Up/Down Counter Direction State.                                                                                                                                                                                                                         |  |  |  |  |  |  |
| OCFA                               | I           | ST             | Compare Fault A input (for Compare Channels 1 and 2).                                                                                                                                                                                                             |  |  |  |  |  |  |
| OCFB                               | I           | ST             | Compare Fault B input (for Compare Channels 3 and 4).                                                                                                                                                                                                             |  |  |  |  |  |  |
| OC1-OC4                            | 0           | —              | Compare Outputs 1 through 4.                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| INT0                               | I           | ST             | External Interrupt 0.                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| INT1                               | I           | ST             | External Interrupt 1.                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| INT2                               | 1           | ST             | External Interrupt 2.                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| INT3<br>INT4                       | 1           | ST<br>ST       | External Interrupt 3.<br>External Interrupt 4.                                                                                                                                                                                                                    |  |  |  |  |  |  |
| RA0-RA15                           | I/O         | ST             | PORTA is a bidirectional I/O port.                                                                                                                                                                                                                                |  |  |  |  |  |  |
| RB0-RB15                           | 1/0         | ST             | PORTB is a bidirectional I/O port.                                                                                                                                                                                                                                |  |  |  |  |  |  |
|                                    | -           |                |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| RC0-RC15                           | 1/0         | ST             | PORTC is a bidirectional I/O port.                                                                                                                                                                                                                                |  |  |  |  |  |  |
| RD0-RD15                           | 1/0         | ST             | PORTD is a bidirectional I/O port.                                                                                                                                                                                                                                |  |  |  |  |  |  |
| RE0-RE9                            | 1/0         | ST             | PORTE is a bidirectional I/O port.                                                                                                                                                                                                                                |  |  |  |  |  |  |
| RF0-RF13                           | I/O         | ST             | PORTF is a bidirectional I/O port.                                                                                                                                                                                                                                |  |  |  |  |  |  |
| RG0-RG15                           | I/O         | ST             | PORTG is a bidirectional I/O port.                                                                                                                                                                                                                                |  |  |  |  |  |  |
| T1CK                               | I           | ST             | Timer1 External Clock Input.                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| T2CK                               | I           | ST             | Timer2 External Clock Input.                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| T3CK                               | 1           | ST             | Timer3 External Clock Input.                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| T4CK<br>T5CK                       | l<br>I      | ST<br>ST       | Timer4 External Clock Input.<br>Timer5 External Clock Input.                                                                                                                                                                                                      |  |  |  |  |  |  |
| Legend: CMOS = CMC<br>ST = Schmitt |             | atible input   | or output Analog = Analog input I = Input                                                                                                                                                                                                                         |  |  |  |  |  |  |

#### TABLE 1-1. **PINOUT I/O DESCRIPTIONS**

ST = Schmitt Trigger input with CMOS levels TTL = Transistor-Transistor Logic

| TABLE 1-1: PINC   | PINOUT I/O DESCRIPTIONS (CONTINUED) |                |                                                                     |  |  |  |  |  |  |
|-------------------|-------------------------------------|----------------|---------------------------------------------------------------------|--|--|--|--|--|--|
| Pin Name          | Pin<br>Type                         | Buffer<br>Type | Description                                                         |  |  |  |  |  |  |
| U1CTS             | I                                   | ST             | UART1 clear to send.                                                |  |  |  |  |  |  |
| U1RTS             | 0                                   | —              | UART1 ready to send.                                                |  |  |  |  |  |  |
| U1RX              |                                     | ST             | UART1 receive.                                                      |  |  |  |  |  |  |
| U1TX              | 0                                   | —              | UART1 transmit.                                                     |  |  |  |  |  |  |
| U2CTS             | I                                   | ST             | UART2 clear to send.                                                |  |  |  |  |  |  |
| U2RTS             | 0                                   | —              | UART2 ready to send.                                                |  |  |  |  |  |  |
| U2RX              |                                     | ST             | UART2 receive.                                                      |  |  |  |  |  |  |
| U2TX              | 0                                   | —              | UART2 transmit.                                                     |  |  |  |  |  |  |
| SCK1              | I/O                                 | ST             | Synchronous serial clock input/output for SPI1.                     |  |  |  |  |  |  |
| SDI1              |                                     | ST             | SPI1 data in.                                                       |  |  |  |  |  |  |
| SDO1              | 0                                   |                | SPI1 data out.                                                      |  |  |  |  |  |  |
| SS1, ASS1         | I/O                                 | ST             | SPI1 slave synchronization or frame pulse I/O.                      |  |  |  |  |  |  |
| SCK2              | I/O                                 | ST             | Synchronous serial clock input/output for SPI2.                     |  |  |  |  |  |  |
| SDI2              | I                                   | ST             | SPI2 data in.                                                       |  |  |  |  |  |  |
| SDO2              | 0                                   | _              | SPI2 data out.                                                      |  |  |  |  |  |  |
| SS2               | I/O                                 | ST             | SPI2 slave synchronization or frame pulse I/O.                      |  |  |  |  |  |  |
| SCL1              | I/O                                 | ST             | Synchronous serial clock input/output for I2C1.                     |  |  |  |  |  |  |
| SDA1              | I/O                                 | ST             | Synchronous serial data input/output for I2C1.                      |  |  |  |  |  |  |
| SCL2              | I/O                                 | ST             | Synchronous serial clock input/output for I2C2.                     |  |  |  |  |  |  |
| SDA2              | I/O                                 | ST             | Synchronous serial data input/output for I2C2.                      |  |  |  |  |  |  |
| TMS               | I                                   | TTL            | JTAG Test mode select pin.                                          |  |  |  |  |  |  |
| TCK               | I                                   | TTL            | JTAG test clock input pin.                                          |  |  |  |  |  |  |
| TDI               | I                                   | TTL            | JTAG test data input pin.                                           |  |  |  |  |  |  |
| TDO               | 0                                   | —              | JTAG test data output pin.                                          |  |  |  |  |  |  |
| CMP1A             | I                                   | Analog         | Comparator 1 Channel A.                                             |  |  |  |  |  |  |
| CMP1B             | I                                   | Analog         | Comparator 1 Channel B.                                             |  |  |  |  |  |  |
| CMP1C             | I                                   | Analog         | Comparator 1 Channel C.                                             |  |  |  |  |  |  |
| CMP1D             | I                                   | Analog         | Comparator 1 Channel D.                                             |  |  |  |  |  |  |
| CMP2A             | I                                   | Analog         | Comparator 2 Channel A                                              |  |  |  |  |  |  |
| CMP2B             | I                                   | Analog         | Comparator 2 Channel B.                                             |  |  |  |  |  |  |
| CMP2C             | I                                   | Analog         | Comparator 2 Channel C.                                             |  |  |  |  |  |  |
| CMP2D             | I                                   | Analog         | Comparator 2 Channel D.                                             |  |  |  |  |  |  |
| CMP3A             | I                                   | Analog         | Comparator 3 Channel A.                                             |  |  |  |  |  |  |
| CMP3B             |                                     | Analog         | Comparator 3 Channel B.                                             |  |  |  |  |  |  |
| CMP3C             |                                     | Analog         | Comparator 3 Channel C.                                             |  |  |  |  |  |  |
| CMP3D             |                                     | Analog         | Comparator 3 Channel D.                                             |  |  |  |  |  |  |
| CMP4A             |                                     | Analog         | Comparator 4 Channel A.                                             |  |  |  |  |  |  |
| CMP4B             |                                     | Analog         |                                                                     |  |  |  |  |  |  |
| CMP4C             |                                     | Analog         |                                                                     |  |  |  |  |  |  |
| CMP4D             |                                     | Analog         | Comparator 4 Channel D.                                             |  |  |  |  |  |  |
| DACOUT            | 0                                   |                | DAC output voltage                                                  |  |  |  |  |  |  |
| EXTREF            | I                                   | Analog         | External Voltage Reference Input for the Reference DACs             |  |  |  |  |  |  |
| REFCLK            | 0                                   | —              | REFCLK output signal is a postscaled derivative of the system clock |  |  |  |  |  |  |
| Legend: CMOS = CM | IOS comp                            | atible input   | or output Analog = Analog input I = Input                           |  |  |  |  |  |  |
| ST = Sohmit       |                                     |                |                                                                     |  |  |  |  |  |  |

# TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

 Legend:
 CMOS = CMOS compatible input or output
 Analog = Analog input
 I = Input

 ST = Schmitt Trigger input with CMOS levels
 P = Power
 O = Output

 TTL = Transistor-Transistor Logic
 TTL = Transistor Logic
 D = Output

| Pin Name                         | Pin<br>Type | Buffer<br>Type | Description                                                                |
|----------------------------------|-------------|----------------|----------------------------------------------------------------------------|
| FLT1-FLT23                       | I           | ST             | Fault Inputs to PWM Module.                                                |
| SYNCI1-SYNCI4                    | 1           | ST             | External synchronization signal to PWM Master Time Base.                   |
| SYNCO1-SYNCO2                    | 0           | _              | PWM Master Time Base for external device synchronization.                  |
| PWM1L                            | 0           | —              | PWM1 Low output.                                                           |
| PWM1H                            | 0           | —              | PWM1 High output.                                                          |
| PWM2L                            | 0           | —              | PWM2 Low output.                                                           |
| PWM2H                            | 0           | —              | PWM2 High output.                                                          |
| PWM3L                            | 0           | —              | PWM3 Low output.                                                           |
| PWM3H                            | 0           | —              | PWM3 High output.                                                          |
| PWM4L                            | 0           | —              | PWM4 Low output.                                                           |
| PWM4H                            | 0           | _              | PWM4 High output.                                                          |
| PWM5L                            | 0           | _              | PWM5 Low output.                                                           |
| PWM5H                            | 0           | _              | PWM5 High output.                                                          |
| PWM6L                            | 0           | —              | PWM6 Low output.                                                           |
| PWM6H                            | 0           | _              | PWM6 High output.                                                          |
| PWM7L                            | 0           | _              | PWM7 Low output.                                                           |
| PWM7H                            | 0           | —              | PWM7 High output.                                                          |
| PWM8L                            | 0           | _              | PWM8 Low output.                                                           |
| PWM8H                            | 0           | _              | PWM8 High output.                                                          |
| ⊃WM9L                            | 0           | _              | PWM9 Low output.                                                           |
| PWM9H                            | 0           | —              | PWM9 High output.                                                          |
| PGED1                            | I/O         | ST             | Data I/O pin for programming/debugging communication Channel 1.            |
| PGEC1                            | I           | ST             | Clock input pin for programming/debugging communication Channel            |
| PGED2                            | I/O         | ST             | Data I/O pin for programming/debugging communication Channel 2.            |
| PGEC2                            | I           | ST             | Clock input pin for programming/debugging communication Channel            |
| PGED3                            | I/O         | ST             | Data I/O pin for programming/debugging communication Channel 3.            |
| PGEC3                            | I           | ST             | Clock input pin for programming/debugging communication Channel            |
| MCLR                             | I/P         | ST             | Master Clear (Reset) input. This pin is an active-low Reset to the device. |
| AVDD                             | Р           | P              | Positive supply for analog modules.                                        |
| AVss                             | Р           | Р              | Ground reference for analog modules.                                       |
| /DD                              | Р           | _              | Positive supply for peripheral logic and I/O pins.                         |
| /CAP                             | Р           | —              | CPU logic filter capacitor connection.                                     |
| /ss                              | Р           | —              | Ground reference for logic and I/O pins.                                   |
| Legend: CMOS = CM<br>ST = Schmit |             |                | or output Analog = Analog input I = Input                                  |

| TABLE 1-1: | <b>PINOUT I/O DESCRIPTIONS</b> | (CONTINUED) |
|------------|--------------------------------|-------------|
| IADLE I-I. |                                |             |

ST = Schmitt Trigger input with CMOS levels TTL = Transistor-Transistor Logic

NOTES:

# 2.0 GUIDELINES FOR GETTING STARTED WITH 16-BIT DIGITAL SIGNAL CONTROLLERS

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the "dsPIC33F/PIC24H Family Reference Manual". Please see the Microchip web site (www.microchip.com) for the latest dsPIC33F/PIC24H Family Reference Manual sections.
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

# 2.1 Basic Connection Requirements

GettingstartedwiththedsPIC33FJ32GS406/606/608/610anddsPIC33FJ64GS406/606/608/610family of16-bitDigital Signal Controllers (DSC) requires attention to aminimal set of device pin connections beforeproceeding with development. The following is a list ofpin names, which must always be connected:

- All VDD and VSS pins (see Section 2.2 "Decoupling Capacitors")
- All AVDD and AVSS pins (regardless if ADC module is not used)
- (see Section 2.2 "Decoupling Capacitors") • VCAP

(see Section 2.3 "Capacitor on Internal Voltage Regulator (VCAP)")

- MCLR pin (see Section 2.4 "Master Clear (MCLR) Pin")
- PGECx/PGEDx pins used for In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) and debugging purposes (see Section 2.5 "ICSP Pins")
- OSC1 and OSC2 pins when external oscillator source is used (see Section 2.6 "External Oscillator Pins")

# 2.2 Decoupling Capacitors

The use of decoupling capacitors on every pair of power supply pins, such as VDD, VSS, AVDD, and AVSS is required.

Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: Recommendation of 0.1  $\mu$ F (100 nF), 10-20V. This capacitor should be a low-ESR and have resonance frequency in the range of 20 MHz and higher. It is recommended that ceramic capacitors be used.
- Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended to place the capacitors on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within one-quarter inch (6 mm) in length.
- Handling high frequency noise: If the board is experiencing high frequency noise, upward of tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01  $\mu$ F to 0.001  $\mu$ F. Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1  $\mu$ F in parallel with 0.001  $\mu$ F.
- **Maximizing performance:** On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum, thereby reducing PCB track inductance.



## FIGURE 2-1: RECOMMENDED MINIMUM CONNECTION

## 2.2.1 TANK CAPACITORS

On boards with power traces running longer than six inches in length, it is suggested to use a tank capacitor for integrated circuits including DSCs to supply a local power source. The value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device, and the maximum current drawn by the device in the application. In other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. Typical values range from 4.7  $\mu$ F to 47  $\mu$ F.

# 2.3 Capacitor on Internal Voltage Regulator (VCAP)

A low-ESR (< 0.5 Ohms) capacitor is required on the VCAP pin, which is used to stabilize the voltage regulator output voltage. The VCAP pin must not be connected to VDD, and must have a minimum capacitor 22  $\mu$ F, 16V connected to ground. The type can be ceramic or tantalum. Refer to Section 27.0 "Electrical Characteristics" for additional information.

The placement of this capacitor should be close to the VCAP. It is recommended that the trace length not exceed one-quarter inch (6 mm). Refer to Section 24.2 "On-Chip Voltage Regulator" for details.

# 2.4 Master Clear (MCLR) Pin

The MCLR pin provides for two specific device functions:

- Device Reset
- · Device programming and debugging

During device programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the  $\overline{\text{MCLR}}$  pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R and C will need to be adjusted based on the application and PCB requirements.

For example, as shown in Figure 2-2, it is recommended that the capacitor C, be isolated from the MCLR pin during programming and debugging operations.

Place the components shown in Figure 2-2 within one-quarter inch (6 mm) from the MCLR pin.



# 2.5 ICSP Pins

The PGECx and PGEDx pins are used for In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms.

Pull-up resistors, series diodes, and capacitors on the PGECx and PGEDx pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements.

Ensure that the "Communication Channel Select" (i.e., PGECx/PGEDx pins) programmed into the device matches the physical connections for the ICSP to MPLAB<sup>®</sup> ICD 3 or MPLAB REAL ICE<sup>™</sup>.

For more information on ICD 3 and REAL ICE connection requirements, refer to the following documents that are available on the Microchip web site.

- *"Using MPLAB<sup>®</sup> ICD 3"* (poster) (DS51765)
- "MPLAB<sup>®</sup> ICD 3 Design Advisory" (DS51764)
- "MPLAB<sup>®</sup> REAL ICE™ In-Circuit Debugger User's Guide" (DS51616)
- *"Using MPLAB<sup>®</sup> REAL ICE™"* (poster) (DS51749)

# 2.6 External Oscillator Pins

Many DSCs have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to **Section 9.0 "Oscillator Configuration**" for details).

The oscillator circuit should be placed on the same side of the board as the device. Also, place the oscillator circuit close to the respective oscillator pins, not exceeding one-half inch (12 mm) distance between them. The load capacitors should be placed next to the oscillator itself, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate them from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. A suggested layout is shown in Figure 2-3.





# 2.7 Oscillator Value Conditions on Device Start-up

If the PLL of the target device is enabled and configured for the device start-up oscillator, the maximum oscillator source frequency must be limited to 4 MHz <  $F_{IN}$  < 8 MHz to comply with device PLL start-up conditions. This means that if the external oscillator frequency is outside this range, the application must start-up in the FRC mode first. The default PLL settings after a POR with an oscillator frequency outside this range will violate the device operating speed.

Once the device powers up, the application firmware can initialize the PLL SFRs, CLKDIV, and PLLDBF to a suitable value, and then perform a clock switch to the Oscillator + PLL clock source. Note that clock switching must be enabled in the device Configuration Word.

# 2.8 Configuration of Analog and Digital Pins During ICSP Operations

If MPLAB ICD 3 or REAL ICE is selected as a debugger, it automatically initializes all of the analog-to-digital input pins (ANx) as "digital" pins, by setting all bits in the ADPCFG and ADPCFG2 registers.

The bits in the registers that correspond to the analog-to-digital pins that are initialized by MPLAB ICD 2, ICD 3, or REAL ICE, must not be cleared by the user application firmware; otherwise, communication errors will result between the debugger and the device.

If your application needs to use certain analog-to-digital pins as analog input pins during the debug session, the user application must clear the corresponding bits in the ADPCFG and ADPCFG2 registers during initialization of the ADC module.

When MPLAB ICD 3 or REAL ICE is used as a programmer, the user application firmware must correctly configure the ADPCFG and ADPCFG2 registers. Automatic initialization of these registers is only done during debugger operation. Failure to correctly configure the register(s) will result in all analog-to-digital pins being recognized as analog input pins, resulting in the port value being read as a logic '0', which may affect user application functionality.

# 2.9 Unused I/Os

Unused I/O pins should be configured as outputs and driven to a logic-low state.

Alternatively, connect a 1k to 10k resistor between Vss and unused pins and drive the output to logic low.

# 2.10 Typical Application Connection Examples

Examples of typical application connections are shown in Figure 2-4 through Figure 2-11.







© 2009-2012 Microchip Technology Inc.

## FIGURE 2-6: SINGLE-PHASE SYNCHRONOUS BUCK CONVERTER









FIGURE 2-8: OFF-LINE UPS

# FIGURE 2-9: INTERLEAVED PFC











# 3.0 CPU

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 2.** "CPU" (DS70204) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 CPU module has a 16-bit (data) modified Harvard architecture with an enhanced instruction set, including significant support for DSP. The CPU has a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M x 24 bits of user program memory space. The actual amount of program memory implemented varies from device to device. A single-cycle instruction prefetch mechanism is used to help maintain throughput and provides predictable execution. All instructions execute in a single cycle, with the exception of instructions that change the program flow, the double-word move (MOV.D) instruction and the table instructions. Overhead-free program loop constructs are supported using the DO and REPEAT instructions, both of which are interruptible at any point.

The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices have sixteen, 16-bit working registers in the programmer's model. Each of the working registers can serve as a data, address or address offset register. The sixteenth working register (W15) operates as a software Stack Pointer (SP) for interrupts and calls.

There are two classes of instruction in the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices: MCU and DSP. These two instruction classes are seamlessly integrated into a single CPU. The instruction set includes many addressing modes and is designed for optimum C compiler efficiency. For most instructions, dsPIC33FJ32GS406/606/608/610 and the dsPIC33FJ64GS406/606/608/610 is capable of executing a data (or program data) memory read, a working register (data) read, a data memory write and a program (instruction) memory read per instruction cycle. As a result, three parameter instructions can be supported, allowing A + B = C operations to be executed in a single cycle.

A block diagram of the CPU is shown in Figure 3-1, and the programmer's model for the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 is shown in Figure 3-2.

# 3.1 Data Addressing Overview

The data space can be addressed as 32K words or 64 Kbytes and is split into two blocks, referred to as X and Y data memory. Each memory block has its own independent Address Generation Unit (AGU). The MCU class of instructions operates solely through the X memory AGU, which accesses the entire memory map as one linear data space. Certain DSP instructions operate through the X and Y AGUs to support dual operand reads, which splits the data address space into two parts. The X and Y data space boundary is device-specific.

Overhead-free circular buffers (Modulo Addressing mode) are supported in both X and Y address spaces. The Modulo Addressing removes the software boundary checking overhead for DSP algorithms. Furthermore, the X AGU circular addressing can be used with any of the MCU class of instructions. The X AGU also supports Bit-Reversed Addressing to greatly simplify input or output data reordering for radix-2 FFT algorithms.

The upper 32 Kbytes of the data space memory map can optionally be mapped into program space at any 16K program word boundary defined by the 8-bit Program Space Visibility Page (PSVPAG) register. The program-to-data space mapping feature lets any instruction access program space as if it were data space.

# 3.2 DSP Engine Overview

The DSP engine features a high-speed, 17-bit by 17-bit multiplier, a 40-bit ALU, two 40-bit saturating accumulators and a 40-bit bidirectional barrel shifter. The barrel shifter is capable of shifting a 40-bit value up to 16 bits, right or left, in a single cycle. The DSP instructions operate seamlessly with all other instructions and have been designed for optimal realtime performance. The MAC instruction and other associated instructions can concurrently fetch two data operands from memory while multiplying two W registers and accumulating and optionally saturating the result in the same cycle. This instruction functionality requires that the RAM data space be split for these instructions and linear for all others. Data space partitioning is achieved in a transparent and flexible manner through dedicating certain working registers to each address space.

# 3.3 Special MCU Features

The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 features a 17-bit by 17-bit single-cycle multiplier that is shared by both the MCU ALU and DSP engine. The multiplier can perform signed, unsigned and mixed sign multiplication. Using a 17-bit by 17-bit multiplier for 16-bit by 16-bit multiplication not only allows you to perform mixed sign multiplication, it also achieves accurate results for special operations, such as (-1.0) x (-1.0).

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 supports 16/16 and 32/16 divide operations, both fractional and integer. All divide instructions are iterative operations. They must be executed within a REPEAT loop, resulting in a total execution time of 19 instruction cycles. The divide operation can be interrupted during any of those 19 cycles without loss of data.

A 40-bit barrel shifter is used to perform up to a 16-bit left or right shift in a single cycle. The barrel shifter can be used by both MCU and DSP instructions.

# FIGURE 3-1: dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 CPU CORE BLOCK DIAGRAM





# 3.4 CPU Control Registers

# REGISTER 3-1: SR: CPU STATUS REGISTER R-0 R-0 R/C-0 R-0 R/C-0 OA OB SA<sup>(1)</sup> SB<sup>(1)</sup> OAB SAB<sup>(1,4</sup>)

|                      |                                                                                                                                                               | 1000                                         | 1000              | 100               | 1000                              |                   | 10110          |  |  |  |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------|-------------------|-----------------------------------|-------------------|----------------|--|--|--|--|--|--|
| OA                   | OB                                                                                                                                                            | SA <sup>(1)</sup>                            | SB <sup>(1)</sup> | OAB               | SAB <sup>(1,4)</sup>              | DA                | DC             |  |  |  |  |  |  |
| bit 15               |                                                                                                                                                               |                                              |                   |                   |                                   |                   | bit 8          |  |  |  |  |  |  |
| R/W-0 <sup>(2)</sup> | R/W-0 <sup>(3)</sup>                                                                                                                                          | R/W-0 <sup>(3)</sup>                         |                   | DAMA              | DAM 0                             | DAMA              | DAM 0          |  |  |  |  |  |  |
| R/W-0'-'             |                                                                                                                                                               | R/W-U(*)                                     | R-0               | R/W-0             | R/W-0                             | R/W-0             | R/W-0          |  |  |  |  |  |  |
|                      | IPL<2:0> <sup>(2)</sup>                                                                                                                                       |                                              | RA                | N                 | OV                                | Z                 | С              |  |  |  |  |  |  |
| bit 7                |                                                                                                                                                               |                                              |                   |                   |                                   |                   | bit 0          |  |  |  |  |  |  |
| Legend:              |                                                                                                                                                               |                                              |                   |                   |                                   |                   |                |  |  |  |  |  |  |
| C = Clearable        | bit                                                                                                                                                           | R = Readable                                 | e bit             | U = Unimple       | mented bit, read                  | as '0'            |                |  |  |  |  |  |  |
| S = Settable b       | it                                                                                                                                                            | W = Writable                                 | bit               | -n = Value at     | POR                               |                   |                |  |  |  |  |  |  |
| '1' = Bit is set     |                                                                                                                                                               | '0' = Bit is cle                             | ared              | x = Bit is unk    | nown                              |                   |                |  |  |  |  |  |  |
| bit 15               |                                                                                                                                                               | lator A Overflov                             | v Status hit      |                   |                                   |                   |                |  |  |  |  |  |  |
| DIL 15               |                                                                                                                                                               | ator A overflowe                             |                   |                   |                                   |                   |                |  |  |  |  |  |  |
|                      |                                                                                                                                                               | ator A has not c                             |                   |                   |                                   |                   |                |  |  |  |  |  |  |
| bit 14               | OB: Accumul                                                                                                                                                   | <b>DB:</b> Accumulator B Overflow Status bit |                   |                   |                                   |                   |                |  |  |  |  |  |  |
|                      |                                                                                                                                                               | ator B overflowe                             |                   |                   |                                   |                   |                |  |  |  |  |  |  |
| h# 40                | 0 = Accumulator B has not overflowed                                                                                                                          |                                              |                   |                   |                                   |                   |                |  |  |  |  |  |  |
| bit 13               | <ul> <li>SA: Accumulator A Saturation 'Sticky' Status bit<sup>(1)</sup></li> <li>1 = Accumulator A is saturated or has been saturated at some time</li> </ul> |                                              |                   |                   |                                   |                   |                |  |  |  |  |  |  |
|                      | 1 = Accumulator A is saturated of has been saturated at some time $0 =$ Accumulator A is not saturated                                                        |                                              |                   |                   |                                   |                   |                |  |  |  |  |  |  |
| bit 12               | <b>SB:</b> Accumulator B Saturation 'Sticky' Status bit <sup>(1)</sup>                                                                                        |                                              |                   |                   |                                   |                   |                |  |  |  |  |  |  |
|                      |                                                                                                                                                               | ator B is saturat<br>ator B is not sat       |                   | en saturated at   | t some time                       |                   |                |  |  |  |  |  |  |
| bit 11               | <ul> <li>a Accumulator B is not saturated</li> <li>OAB: OA    OB Combined Accumulator Overflow Status bit</li> </ul>                                          |                                              |                   |                   |                                   |                   |                |  |  |  |  |  |  |
|                      | 1 = Accumulators A or B have overflowed<br>0 = Neither Accumulators A or B have overflowed                                                                    |                                              |                   |                   |                                   |                   |                |  |  |  |  |  |  |
| bit 10               | <b>SAB:</b> SA    SB Combined Accumulator 'Sticky' Status bit <sup>(1,4)</sup>                                                                                |                                              |                   |                   |                                   |                   |                |  |  |  |  |  |  |
|                      | 1 = Accumula                                                                                                                                                  |                                              | saturated or      | have been sat     | turated at some t                 | ime in the past   | t              |  |  |  |  |  |  |
| bit 9                | DA: DO Loop                                                                                                                                                   | Active bit                                   |                   |                   |                                   |                   |                |  |  |  |  |  |  |
|                      | 1 = DO <b>loop</b> in                                                                                                                                         | n progress                                   |                   |                   |                                   |                   |                |  |  |  |  |  |  |
| <b>L</b> H 0         |                                                                                                                                                               | iot in progress                              | I- 14             |                   |                                   |                   |                |  |  |  |  |  |  |
| bit 8                |                                                                                                                                                               | U Half Carry/Bo                              |                   | for buto aizad    | data) or 8th low                  | ordor bit (for wa | rd aizad data) |  |  |  |  |  |  |
|                      |                                                                                                                                                               | sult occurred                                | iow-order bit (   | IOI Dyte-sized    | data) or 8th low-o                |                   | iu-sizeu uala, |  |  |  |  |  |  |
|                      | 0 = No carry                                                                                                                                                  |                                              |                   | oit (for byte-siz | zed data) or 8th                  | low-order bit (1  | or word-sized  |  |  |  |  |  |  |
| Note 1: Th           | is bit can be re                                                                                                                                              | ad or cleared (                              | not set).         |                   |                                   |                   |                |  |  |  |  |  |  |
| Le                   |                                                                                                                                                               |                                              |                   |                   | RCON<3>) to fo<br>PL<3> = 1. User |                   |                |  |  |  |  |  |  |

- 3: The IPL<2:0> Status bits are read-only when NSTDIS = 1 (INTCON1<15>).
- **4:** Clearing this bit will clear SA and SB.

R -0

R/W-0

#### REGISTER 3-1: SR: CPU STATUS REGISTER (CONTINUED)

| bit 7-5 | IPL<2:0>: CPU Interrupt Priority Level Status bits <sup>(2)</sup><br>111 = CPU Interrupt Priority Level is 7 (15), user interrupts disabled<br>110 = CPU Interrupt Priority Level is 6 (14)<br>101 = CPU Interrupt Priority Level is 5 (13)<br>100 = CPU Interrupt Priority Level is 4 (12)<br>011 = CPU Interrupt Priority Level is 3 (11)<br>010 = CPU Interrupt Priority Level is 2 (10)<br>001 = CPU Interrupt Priority Level is 1 (9)<br>000 = CPU Interrupt Priority Level is 0 (8) |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4   | RA: REPEAT Loop Active bit<br>1 = REPEAT loop in progress<br>0 = REPEAT loop not in progress                                                                                                                                                                                                                                                                                                                                                                                              |
| bit 3   | N: MCU ALU Negative bit<br>1 = Result was negative<br>0 = Result was non-negative (zero or positive)                                                                                                                                                                                                                                                                                                                                                                                      |
| bit 2   | <ul> <li>OV: MCU ALU Overflow bit</li> <li>This bit is used for signed arithmetic (2's complement). It indicates an overflow of a magnitude that causes the sign bit to change state.</li> <li>1 = Overflow occurred for signed arithmetic (in this arithmetic operation)</li> <li>0 = No overflow occurred</li> </ul>                                                                                                                                                                    |
| bit 1   | <ul> <li>Z: MCU ALU Zero bit</li> <li>1 = An operation that affects the Z bit has set it at some time in the past</li> <li>0 = The most recent operation that affects the Z bit has cleared it (i.e., a non-zero result)</li> </ul>                                                                                                                                                                                                                                                       |
| bit 0   | <b>C:</b> MCU ALU Carry/Borrow bit<br>1 = A carry-out from the Most Significant bit of the result occurred<br>0 = No carry-out from the Most Significant bit of the result occurred                                                                                                                                                                                                                                                                                                       |

- Note 1: This bit can be read or cleared (not set).
  - 2: The IPL<2:0> bits are concatenated with the IPL<3> bit (CORCON<3>) to form the CPU Interrupt Priority Level (IPL). The value in parentheses indicates the IPL if IPL<3> = 1. User interrupts are disabled when IPL<3> = 1.
  - 3: The IPL<2:0> Status bits are read-only when NSTDIS = 1 (INTCON1<15>).
  - 4: Clearing this bit will clear SA and SB.

| U-0             | U-0                        | U-0                                    | R/W-0            | R/W-0               | R-0             | R-0              | R-0   |
|-----------------|----------------------------|----------------------------------------|------------------|---------------------|-----------------|------------------|-------|
| _               |                            | _                                      | US               | EDT <sup>(1)</sup>  |                 | DL<2:0>          |       |
| bit 15          |                            |                                        |                  |                     |                 |                  | bit 8 |
| R/W-0           | R/W-0                      | R/W-1                                  | R/W-0            | R/C-0               | R/W-0           | R/W-0            | R/W-0 |
| SATA            | SATB                       | SATDW                                  | ACCSAT           | IPL3 <sup>(2)</sup> | PSV             | RND              | IF    |
| bit 7           |                            |                                        |                  |                     |                 |                  | bit ( |
| Legend:         |                            | C = Clearabl                           | e bit            |                     |                 |                  |       |
| R = Readabl     | e bit                      | W = Writable                           | e bit            | -n = Value at       | POR             | '1' = Bit is set |       |
| 0' = Bit is cle | ared                       | ʻx = Bit is un                         | known            | U = Unimplen        | nented bit, rea | id as '0'        |       |
| bit 15-13       | Unimpleme                  | ented: Read as                         | ʻ0 <b>'</b>      |                     |                 |                  |       |
| bit 12          | US: DSP M                  | lultiply Unsigned                      | I/Signed Contr   | ol bit              |                 |                  |       |
|                 |                            | igine multiplies a                     | 0                |                     |                 |                  |       |
|                 |                            | igine multiplies a                     | -                | (4)                 |                 |                  |       |
| bit 11          | -                          | DO Loop Termin                         |                  |                     |                 |                  |       |
|                 | 1 = Termina<br>0 = No effe | ate executing DC                       | loop at end o    | f current loop ite  | eration         |                  |       |
| bit 10-8        | DL<2:0>: D                 | O Loop Nesting                         | Level Status b   | oits                |                 |                  |       |
|                 | 111 <b>= 7</b> DO          | loops active                           |                  |                     |                 |                  |       |
|                 | •                          |                                        |                  |                     |                 |                  |       |
|                 | •                          |                                        |                  |                     |                 |                  |       |
|                 | 001 <b>= 1</b> DO          | loop active                            |                  |                     |                 |                  |       |
|                 | 000 <b>= 0</b> DO          | loops active                           |                  |                     |                 |                  |       |
| bit 7           |                            | CA Saturation Er                       |                  |                     |                 |                  |       |
|                 |                            | ulator A saturation                    |                  |                     |                 |                  |       |
| bit 6           |                            | ulator A saturatio                     |                  |                     |                 |                  |       |
|                 |                            | Jator B saturation                     |                  |                     |                 |                  |       |
|                 |                            | ulator B saturatio                     |                  |                     |                 |                  |       |
| bit 5           | SATDW: Da                  | ata Space Write                        | from DSP Eng     | gine Saturation     | Enable bit      |                  |       |
|                 |                            | ace write satura                       | -                | -                   |                 |                  |       |
|                 | 0 <b>= Data sp</b>         | ace write satura                       | tion disabled    |                     |                 |                  |       |
| bit 4           |                            | ccumulator Sat                         |                  | Select bit          |                 |                  |       |
|                 |                            | turation (super s                      | ,                |                     |                 |                  |       |
| hit 2           |                            | turation (normal<br>Interrupt Priority | -                | hit 2(2)            |                 |                  |       |
| bit 3           |                            | terrupt Priority L                     |                  |                     |                 |                  |       |
|                 |                            | terrupt Priority L                     |                  |                     |                 |                  |       |
| bit 2           | PSV: Progr                 | am Space Visibi                        | lity in Data Spa | ace Enable bit      |                 |                  |       |
|                 |                            | n space visible i                      |                  |                     |                 |                  |       |
|                 | •                          | n space not visi                       | •                | се                  |                 |                  |       |
| bit 1           |                            | iding Mode Sele                        |                  |                     |                 |                  |       |
|                 |                            | (conventional) r                       | •                |                     |                 |                  |       |
| bit 0           |                            | ed (convergent)<br>or Fractional Mu    | -                |                     |                 |                  |       |
|                 | •                          | mode enabled f                         | •                |                     |                 |                  |       |
|                 |                            | nal mode enabled                       |                  |                     |                 |                  |       |
|                 |                            |                                        |                  |                     |                 |                  |       |

2: The IPL3 bit is concatenated with the IPL<2:0> bits (SR<7:5>) to form the CPU Interrupt Priority Level.

#### 3.5 Arithmetic Logic Unit (ALU)

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 ALU is 16 bits wide and is capable of addition, subtraction, bit shifts and logic operations. Unless otherwise mentioned, arithmetic operations are 2's complement in nature. Depending on the operation, the ALU can affect the values of the Carry (C), Zero (Z), Negative (N), Overflow (OV) and Digit Carry (DC) Status bits in the SR register. The C and DC Status bits operate as Borrow and Digit Borrow bits, respectively, for subtraction operations.

The ALU can perform 8-bit or 16-bit operations, depending on the mode of the instruction that is used. Data for the ALU operation can come from the W register array or data memory, depending on the addressing mode of the instruction. Likewise, output data from the ALU can be written to the W register array or a data memory location.

Refer to the "16-bit MCU and DSC Programmer's Reference Manual" (DS70157) for information on the SR bits affected by each instruction.

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 CPU incorporates hardware support for both multiplication and division. This includes a dedicated hardware multiplier and support hardware for 16-bit-divisor division.

#### 3.5.1 MULTIPLIER

Using the high-speed, 17-bit x 17-bit multiplier of the DSP engine, the ALU supports unsigned, signed or mixed sign operation in several MCU multiplication modes:

- 16-bit x 16-bit signed
- 16-bit x 16-bit unsigned
- 16-bit signed x 5-bit (literal) unsigned
- 16-bit unsigned x 16-bit unsigned
- 16-bit unsigned x 5-bit (literal) unsigned
- 16-bit unsigned x 16-bit signed
- 8-bit unsigned x 8-bit unsigned

#### 3.5.2 DIVIDER

The divide block supports 32-bit/16-bit and 16-bit/16-bit signed and unsigned integer divide operations with the following data sizes:

- 32-bit signed/16-bit signed divide
- 32-bit unsigned/16-bit unsigned divide
- 16-bit signed/16-bit signed divide
- 16-bit unsigned/16-bit unsigned divide

The quotient for all divide instructions ends up in W0 and the remainder in W1. 16-bit signed and unsigned DIV instructions can specify any W register for both the 16-bit divisor (Wn) and any W register (aligned) pair (W(m + 1):Wm) for the 32-bit dividend. The divide algorithm takes one cycle per bit of divisor, so both 32-bit/ 16-bit and 16-bit/16-bit instructions take the same number of cycles to execute.

#### 3.6 DSP Engine

The DSP engine consists of a high-speed, 17-bit x 17-bit multiplier, a barrel shifter and a 40-bit adder/ subtracter (with two target accumulators, round and saturation logic).

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 is a single-cycle instruction flow architecture; therefore, concurrent operation of the DSP engine with MCU instruction flow is not possible. However, some MCU ALU and DSP engine resources can be used concurrently by the same instruction (for example, ED, EDAC).

The DSP engine can also perform inherent accumulator-to-accumulator operations that require no additional data. These instructions are ADD, SUB and  ${\tt NEG}.$ 

The DSP engine has options selected through bits in the CPU Core Control register (CORCON), as listed below:

- Fractional or integer DSP multiply (IF)
- Signed or unsigned DSP multiply (US)
- Conventional or convergent rounding (RND)
- Automatic saturation on/off for ACCA (SATA)
- Automatic saturation on/off for ACCB (SATB)
- Automatic saturation on/off for writes to data memory (SATDW)
- Accumulator Saturation mode selection (ACC-SAT)

A block diagram of the DSP engine is shown in Figure 3-3.

# TABLE 3-1:DSP INSTRUCTIONSSUMMARY

| Instruction | Algebraic<br>Operation | ACC Write<br>Back |
|-------------|------------------------|-------------------|
| CLR         | A = 0                  | Yes               |
| ED          | $A = (x - y)^2$        | No                |
| EDAC        | $A = A + (x - y)^2$    | No                |
| MAC         | A = A + (x * y)        | Yes               |
| MAC         | $A = A + x^2$          | No                |
| MOVSAC      | No change in A         | Yes               |
| MPY         | A = x * y              | No                |
| MPY         | $A = x^2$              | No                |
| MPY.N       | A = -x * y             | No                |
| MSC         | A = A - x * y          | Yes               |

<sup>© 2009-2012</sup> Microchip Technology Inc.



#### FIGURE 3-3: DSP ENGINE BLOCK DIAGRAM

#### 3.6.1 MULTIPLIER

The 17-bit x 17-bit multiplier is capable of signed or unsigned operation and can multiplex its output using a scaler to support either 1.31 fractional (Q31) or 32-bit integer results. Unsigned operands are zero-extended into the 17th bit of the multiplier input value. Signed operands are sign-extended into the 17th bit of the multiplier input value. The output of the 17-bit x 17-bit multiplier/scaler is a 33-bit value that is sign-extended to 40 bits. Integer data is inherently represented as a signed 2's complement value, where the Most Significant bit (MSb) is defined as a sign bit. The range of an N-bit 2's complement integer is  $-2^{N-1}$  to  $2^{N-1} - 1$ .

- For a 16-bit integer, the data range is -32768 (0x8000) to 32767 (0x7FFF) including 0.
- For a 32-bit integer, the data range is
   -2,147,483,648 (0x8000 0000) to 2,147,483,647 (0x7FFF FFFF).

When the multiplier is configured for fractional multiplication, the data is represented as a 2's complement fraction, where the MSb is defined as a sign bit and the radix point is implied to lie just after the sign bit (QX format). The range of an N-bit 2's complement fraction with this implied radix point is -1.0 to  $(1 - 2^{1-N})$ . For a 16-bit fraction, the Q15 data range is -1.0 (0x8000) to 0.999969482 (0x7FFF) including 0 and has a precision of 3.01518x10<sup>-5</sup>. In Fractional mode, the 16 x 16 multiply operation generates a 1.31 product that has a precision of 4.65661 x 10<sup>-10</sup>.

The same multiplier is used to support the MCU multiply instructions, which include integer 16-bit signed, unsigned and mixed sign multiply operations.

The MUL instruction can be directed to use byte or word-sized operands. Byte operands will direct a 16-bit result, and word operands will direct a 32-bit result to the specified register(s) in the W array.

# 3.6.2 DATA ACCUMULATORS AND ADDER/SUBTRACTER

The data accumulator consists of a 40-bit adder/ subtracter with automatic sign extension logic. It can select one of two accumulators (A or B) as its preaccumulation source and post-accumulation destination. For the ADD and LAC instructions, the data to be accumulated or loaded can be optionally scaled using the barrel shifter prior to accumulation.

# 3.6.2.1 Adder/Subtracter, Overflow and Saturation

The adder/subtracter is a 40-bit adder with an optional zero input into one side, and either true or complement data into the other input.

- In the case of addition, the Carry/Borrow input is active-high and the other input is true data (not complemented).
- In the case of subtraction, the Carry/Borrow input is active-low and the other input is complemented.

The adder/subtracter generates Overflow Status bits, SA/SB and OA/OB, which are latched and reflected in the STATUS register:

- Overflow from bit 39: this is a catastrophic overflow in which the sign of the accumulator is destroyed.
- Overflow into guard bits, 32 through 39: this is a recoverable overflow. This bit is set whenever all the guard bits are not identical to each other.

The adder has an additional saturation block that controls accumulator data saturation, if selected. It uses the result of the adder, the Overflow Status bits described previously and the SAT<A:B> (CORCON<7:6>) and ACCSAT (CORCON<4>) mode control bits to determine when and to what value to saturate.

Six STATUS register bits support saturation and overflow:

- · OA: ACCA overflowed into guard bits
- · OB: ACCB overflowed into guard bits
- SA: ACCA saturated (bit 31 overflow and saturation) or

ACCA overflowed into guard bits and saturated (bit 39 overflow and saturation)

SB: ACCB saturated (bit 31 overflow and saturation)
 or

ACCB overflowed into guard bits and saturated (bit 39 overflow and saturation)

- OAB: Logical OR of OA and OB
- SAB: Logical OR of SA and SB

The OA and OB bits are modified each time data passes through the adder/subtracter. When set, they indicate that the most recent operation has overflowed into the accumulator guard bits (bits 32 through 39). The OA and OB bits can also optionally generate an arithmetic warning trap when set and the corresponding Overflow Trap Flag Enable bits (OVATE, OVBTE) in the INTCON1 register are set (refer to **Section 7.0** "Interrupt Controller"). This allows the user application to take immediate action, for example, to correct system gain.

The SA and SB bits are modified each time data passes through the adder/subtracter, but can only be cleared by the user application. When set, they indicate that the accumulator has overflowed its maximum range (bit 31 for 32-bit saturation or bit 39 for 40-bit saturation) and will be saturated (if saturation is enabled). When saturation is not enabled, SA and SB default to bit 39 overflow and thus, indicate that a catastrophic overflow has occurred. If the COVTE bit in the INTCON1 register is set, SA and SB bits will generate an arithmetic warning trap when saturation is disabled.

The Overflow and Saturation Status bits can optionally be viewed in the STATUS Register (SR) as the logical OR of OA and OB (in bit OAB) and the logical OR of SA and SB (in bit SAB). Programmers can check one bit in the STATUS register to determine if either accumulator has overflowed, or one bit to determine if either accumulator has saturated. This is useful for complex number arithmetic, which typically uses both accumulators.

The device supports three Saturation and Overflow modes:

- Bit 39 Overflow and Saturation: When bit 39 overflow and saturation occurs, the saturation logic loads the maximally positive
   9.31 (0x7FFFFFFFF) or maximally negative
   9.31 value (0x800000000) into the target accumulator. The SA or SB bit is set and remains set until cleared by the user application. This condition is referred to as 'super saturation' and provides protection against erroneous data or unexpected algorithm problems (such as gain calculations).
- Bit 31 Overflow and Saturation: When bit 31 overflow and saturation occurs, the saturation logic then loads the maximally positive 1.31 value (0x007FFFFFF) or maximally negative 1.31 value (0x008000000) into the target accumulator. The SA or SB bit is set and remains set until cleared by the user application. When this Saturation mode is in effect, the guard bits are not used, so the OA, OB or OAB bits are never set.
- Bit 39 Catastrophic Overflow: The bit 39 Overflow Status bit from the adder is used to set the SA or SB bit, which remains set until cleared by the user application. No saturation operation is performed, and the accumulator is allowed to overflow, destroying its sign. If the COVTE bit in the INTCON1 register is set, a catastrophic overflow can initiate a trap exception.

#### 3.6.3 ACCUMULATOR 'WRITE BACK'

The MAC class of instructions (with the exception of MPY, MPY.N, ED and EDAC) can optionally write a rounded version of the high word (bits 31 through 16) of the accumulator that is not targeted by the instruction into data space memory. The write is performed across the X bus into combined X and Y address space. The following addressing modes are supported:

- W13, Register Direct: The rounded contents of the non-target accumulator are written into W13 as a 1.15 fraction.
- [W13] + = 2, Register Indirect with Post-Increment: The rounded contents of the non-target accumulator are written into the address pointed to by W13 as a 1.15 fraction. W13 is then incremented by 2 (for a word write).

#### 3.6.3.1 Round Logic

The round logic is a combinational block that performs a conventional (biased) or convergent (unbiased) round function during an accumulator write (store). The Round mode is determined by the state of the RND bit in the CORCON register. It generates a 16-bit, 1.15 data value that is passed to the data space write saturation logic. If rounding is not indicated by the instruction, a truncated 1.15 data value is stored and the least significant word is simply discarded.

Conventional rounding zero-extends bit 15 of the accumulator and adds it to the ACCxH word (bits 16 through 31 of the accumulator).

- If the ACCxL word (bits 0 through 15 of the accumulator) is between 0x8000 and 0xFFFF (0x8000 included), ACCxH is incremented.
- If ACCxL is between 0x0000 and 0x7FFF, ACCxH is left unchanged.

A consequence of this algorithm is that over a succession of random rounding operations, the value tends to be biased slightly positive.

Convergent (or unbiased) rounding operates in the same manner as conventional rounding, except when ACCxL equals 0x8000. In this case, the Least Significant bit (bit 16 of the accumulator) of ACCxH is examined:

- If it is '1', ACCxH is incremented.
- If it is '0', ACCxH is not modified.

Assuming that bit 16 is effectively random in nature, this scheme removes any rounding bias that may accumulate.

The SAC and SAC.R instructions store either a truncated (SAC), or rounded (SAC.R) version of the contents of the target accumulator to data memory via the X bus, subject to data saturation (see **Section 3.6.3.2 "Data Space Write Saturation**"). For the MAC class of instructions, the accumulator writeback operation functions in the same manner, addressing combined MCU (X and Y) data space though the X bus. For this class of instructions, the data is always subject to rounding.

#### 3.6.3.2 Data Space Write Saturation

In addition to adder/subtracter saturation, writes to data space can also be saturated, but without affecting the contents of the source accumulator. The data space write saturation logic block accepts a 16-bit, 1.15 fractional value from the round logic block as its input, together with overflow status from the original source (accumulator) and the 16-bit round adder. These inputs are combined and used to select the appropriate 1.15 fractional value as output to write to data space memory.

If the SATDW bit in the CORCON register is set, data (after rounding or truncation) is tested for overflow and adjusted accordingly:

- For input data greater than 0x007FFF, data written to memory is forced to the maximum positive 1.15 value, 0x7FFF.
- For input data less than 0xFF8000, data written to memory is forced to the maximum negative 1.15 value, 0x8000.

The Most Significant bit of the source (bit 39) is used to determine the sign of the operand being tested.

If the SATDW bit in the CORCON register is not set, the input data is always passed through unmodified under all conditions.

#### 3.6.4 BARREL SHIFTER

The barrel shifter can perform up to 16-bit arithmetic or logic right shifts, or up to 16-bit left shifts in a single cycle. The source can be either of the two DSP accumulators or the X bus (to support multi-bit shifts of register or memory data).

The shifter requires a signed binary value to determine both the magnitude (number of bits) and direction of the shift operation. A positive value shifts the operand right. A negative value shifts the operand left. A value of '0' does not modify the operand.

The barrel shifter is 40 bits wide, thereby obtaining a 40-bit result for DSP shift operations and a 16-bit result for MCU shift operations. Data from the X bus is presented to the barrel shifter between bit positions 16 and 31 for right shifts, and between bit positions 0 and 16 for left shifts.

NOTES:

#### 4.0 MEMORY ORGANIZATION

Note: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the *dsPIC33F/PIC24H Family Reference Manual*, "Section 4. **Program Memory**" (DS70203), which is available from the Microchip web site (www.microchip.com).

The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 architecture features separate program and data memory spaces and buses. This architecture also allows the direct access to program memory from the data space during code execution.

#### 4.1 Program Address Space

The program address memory space is 4M instructions. The space is addressable by a 24-bit value derived either from the 23-bit Program Counter (PC) during program execution, or from table operation or data space remapping as described in Section 4.6 "Interfacing Program and Data Memory Spaces".

User application access to the program memory space is restricted to the lower half of the address range (0x000000 to 0x7FFFFF). The exception is the use of TBLRD/TBLWT operations, which use TBLPAG<7> to permit access to the Configuration bits and Device ID sections of the configuration memory space.

The memory maps are shown in Figure 4-1.

# FIGURE 4-1: PROGRAM MEMORY MAPS FOR dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 DEVICES



#### 4.1.1 PROGRAM MEMORY ORGANIZATION

The program memory space is organized in word-addressable blocks. Although it is treated as 24 bits wide, it is more appropriate to think of each address of the program memory as a lower and upper word, with the upper byte of the upper word being unimplemented. The lower word always has an even address, while the upper word has an odd address (see Figure 4-2).

Program memory addresses are always word-aligned on the lower word, and addresses are incremented or decremented by two during the code execution. This arrangement provides compatibility with data memory space addressing and makes data in the program memory space accessible.

#### 4.1.2 INTERRUPT AND TRAP VECTORS

All dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices reserve the addresses between 0x00000 and 0x000200 for hard-coded program execution vectors. A hardware Reset vector is provided to redirect code execution from the default value of the PC on device Reset to the actual start of code. A GOTO instruction is programmed by the user application at 0x000000, with the actual address for the start of code at 0x000002.

The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices also have two interrupt vector tables, located from 0x000004 to 0x0000FF and 0x000100 to 0x0001FF. These vector tables allow each of the device interrupt sources to be handled by separate Interrupt Service Routines (ISRs). A more detailed discussion of the interrupt vector tables is provided in Section 7.1 "Interrupt Vector Table".

| msw<br>Address | most significant wo                               | rd li    | east significant wo                   | rd PC Add<br>(Isw Add |     |
|----------------|---------------------------------------------------|----------|---------------------------------------|-----------------------|-----|
|                | 23                                                | 16       | 8                                     | 0<br>O                |     |
| 0x000001       | 0000000                                           |          |                                       | 0x0000                | 000 |
| 0x000003       | 0000000                                           |          |                                       | 0x0000                | 002 |
| 0x000005       | 0000000                                           |          |                                       | 0x0000                | 04  |
| 0x000007       | 0000000                                           |          |                                       | 0x0000                | 006 |
|                |                                                   |          | · · · · · · · · · · · · · · · · · · · |                       |     |
|                | Program Memory<br>'Phantom' Byte<br>(read as '0') | Instruct | ion Width                             |                       |     |

#### FIGURE 4-2: PROGRAM MEMORY ORGANIZATION

#### 4.2 Data Address Space

The CPU has a separate 16-bit-wide data memory space. The data space is accessed using separate Address Generation Units (AGUs) for read and write operations. The data memory maps is shown in Figure 4-3.

All Effective Addresses (EAs) in the data memory space are 16 bits wide and point to bytes within the data space. This arrangement gives a data space address range of 64 Kbytes or 32K words. The lower half of the data memory space (that is, when EA<15> = 0) is used for implemented memory addresses, while the upper half (EA<15> = 1) is reserved for the Program Space Visibility area (see Section 4.6.3 "Reading Data from Program Memory Using Program Space Visibility").

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 devices implement up to 9 Kbytes of data memory. Should an EA point to a location outside of this area, an all-zero word or byte will be returned.

#### 4.2.1 DATA SPACE WIDTH

The data memory space is organized in byte addressable, 16-bit wide blocks. Data is aligned in data memory and registers as 16-bit words, but all data space EAs resolve to bytes. The Least Significant Bytes (LSBs) of each word have even addresses, while the Most Significant Bytes (MSBs) have odd addresses.

#### 4.2.2 DATA MEMORY ORGANIZATION AND ALIGNMENT

To maintain backward compatibility with PIC<sup>®</sup> MCU devices and improve data space memory usage efficiency, the instruction set supports both word and byte operations. As a consequence of byte accessibility, all effective address calculations are internally scaled to step through word-aligned memory. For example, the core recognizes that Post-Modified Register Indirect Addressing mode [Ws++] that results in a value of Ws + 1 for byte operations and Ws + 2 for word operations.

Data byte reads will read the complete word that contains the byte, using the LSB of any EA to determine which byte to select. The selected byte is placed onto the LSB of the data path. That is, data memory and registers are organized as two parallel byte-wide entities with shared (word) address decode but separate write lines. Data byte writes only write to the corresponding side of the array or register that matches the byte address. All word accesses must be aligned to an even address. Misaligned word data fetches are not supported, so care must be taken when mixing byte and word operations, or translating from 8-bit MCU code. If a misaligned read or write is attempted, an address error trap is generated. If the error occurred on a read, the instruction underway is completed. If the error occurred on a write, the instruction is executed but the write does not occur. In either case, a trap is then executed, allowing the system and/or user application to examine the machine state prior to execution of the address Fault.

All byte loads into any W register are loaded into the Least Significant Byte. The Most Significant Byte is not modified.

A sign-extend instruction (SE) is provided to allow user applications to translate 8-bit signed data to 16-bit signed values. Alternatively, for 16-bit unsigned data, user applications can clear the MSB of any W register by executing a zero-extend (ZE) instruction on the appropriate address.

#### 4.2.3 SFR SPACE

The first 2 Kbytes of the Near Data Space, from 0x0000 to 0x07FF, is primarily occupied by Special Function Registers (SFRs). These are used by the core and peripheral modules for controlling the operation of the device.

SFRs are distributed among the modules that they control, and are generally grouped together by module. Much of the SFR space contains unused addresses; these are read as '0'.

**Note:** The actual set of peripheral features and interrupts varies by the device. Refer to the corresponding device tables and pinout diagrams for device-specific information.

#### 4.2.4 NEAR DATA SPACE

The 8 Kbyte area between 0x0000 and 0x1FFF is referred to as the near data space. Locations in this space are directly addressable via a 13-bit absolute address field within all memory direct instructions. Additionally, the whole data space is addressable using MOV instructions, which support Memory Direct Addressing mode with a 16-bit address field, or by using Indirect Addressing mode using a working register as an Address Pointer.



## DS70591D-page 48



© 2009-2012 Microchip Technology Inc.



#### 4.2.5 X AND Y DATA SPACES

The core has two data spaces, X and Y. These data spaces can be considered either separate (for some DSP instructions), or as one unified linear address range (for MCU instructions). The data spaces are accessed using two Address Generation Units (AGUs) and separate data paths. This feature allows certain instructions to concurrently fetch two words from RAM, thereby enabling efficient execution of DSP algorithms such as Finite Impulse Response (FIR) filtering and Fast Fourier Transform (FFT).

The X data space is used by all instructions and supports all addressing modes. X data space has separate read and write data buses. The X read data bus is the read data path for all instructions that view data space as combined X and Y address space. It is also the X data prefetch path for the dual operand DSP instructions (MAC class).

The Y data space is used in concert with the X data space by the MAC class of instructions (CLR, ED, EDAC, MAC, MOVSAC, MPY, MPY.N and MSC) to provide two concurrent data read paths.

Both the X and Y data spaces support Modulo Addressing mode for all instructions, subject to addressing mode restrictions. Bit-Reversed Addressing mode is only supported for writes to X data space.

All data memory writes, including in DSP instructions, view data space as combined X and Y address space. The boundary between the X and Y data spaces is device-dependent and is not user-programmable.

All effective addresses are 16 bits wide and point to bytes within the data space. Therefore, the data space address range is 64 Kbytes, or 32K words, though the implemented memory locations vary by device.

#### 4.2.6 DMA RAM

Some devices contain 1 Kbyte of dual ported DMA RAM, which is located at the end of Y data space. Memory locations that are part of Y data RAM and are in the DMA RAM space are accessible simultaneously by the CPU and the DMA controller module. DMA RAM is utilized by the DMA controller to store data to be transferred to various peripherals using DMA, as well as data transferred from various peripherals using DMA. The DMA RAM can be accessed by the DMA controller without having to steal cycles from the CPU.

When the CPU and the DMA controller attempt to concurrently write to the same DMA RAM location, the hardware ensures that the CPU is given precedence in accessing the DMA RAM location. Therefore, the DMA RAM provides a reliable means of transferring DMA data without ever having to stall the CPU.

| SFR Name | SFR<br>Addr | Bit 15   | Bit 14                                              | Bit 13   | Bit 12   | Bit 11   | Bit 10    | Bit 9           | Bit 8         | Bit 7 | Bit 6   | Bit 5    | Bit 4          | Bit 3     | Bit 2    | Bit     | 1 Bit 0 | All<br>Resets |
|----------|-------------|----------|-----------------------------------------------------|----------|----------|----------|-----------|-----------------|---------------|-------|---------|----------|----------------|-----------|----------|---------|---------|---------------|
| WREG0    | 0000        |          |                                                     |          |          |          | V         | Vorking Regist  | er 0          |       |         |          |                |           |          |         |         | 0000          |
| WREG1    | 0002        |          |                                                     |          |          |          | V         | Vorking Regist  | er 1          |       |         |          |                |           |          |         |         | 0000          |
| WREG2    | 0004        |          |                                                     |          |          |          | V         | Vorking Regist  | er 2          |       |         |          |                |           |          |         |         | 0000          |
| WREG3    | 0006        |          |                                                     |          |          |          | V         | Vorking Regist  | er 3          |       |         |          |                |           |          |         |         | 0000          |
| WREG4    | 0008        |          |                                                     |          |          |          | V         | Vorking Regist  | er 4          |       |         |          |                |           |          |         |         | 0000          |
| WREG5    | 000A        |          |                                                     |          |          |          | V         | Vorking Regist  | er 5          |       |         |          |                |           |          |         |         | 0000          |
| WREG6    | 000C        |          |                                                     |          |          |          | V         | Vorking Regist  | er 6          |       |         |          |                |           |          |         |         | 0000          |
| WREG7    | 000E        |          |                                                     |          |          |          | V         | Vorking Regist  | er 7          |       |         |          |                |           |          |         |         | 0000          |
| WREG8    | 0010        |          |                                                     |          |          |          | V         | Vorking Regist  | er 8          |       |         |          |                |           |          |         |         | 0000          |
| WREG9    | 0012        |          |                                                     |          |          |          | V         | Vorking Regist  | er 9          |       |         |          |                |           |          |         |         | 0000          |
| WREG10   | 0014        |          |                                                     |          |          |          | W         | orking Registe  | er 10         |       |         |          |                |           |          |         |         | 0000          |
| WREG11   | 0016        |          |                                                     |          |          |          | W         | /orking Registe | er 11         |       |         |          |                |           |          |         |         | 0000          |
| WREG12   | 0018        |          |                                                     |          |          |          | W         | orking Registe  | er 12         |       |         |          |                |           |          |         |         | 0000          |
| WREG13   | 001A        |          |                                                     |          |          |          | W         | orking Registe  | er 13         |       |         |          |                |           |          |         |         | 0000          |
| WREG14   | 001C        |          |                                                     |          |          |          | W         | orking Registe  | er 14         |       |         |          |                |           |          |         |         | 0000          |
| WREG15   | 001E        |          |                                                     |          |          |          | W         | orking Registe  | er 15         |       |         |          |                |           |          |         |         | 0800          |
| SPLIM    | 0020        |          | Working Register 15<br>Stack Pointer Limit Register |          |          |          |           |                 |               |       |         |          |                |           |          |         |         | XXXX          |
| ACCAL    | 0022        |          |                                                     |          |          |          |           | ACCAL           |               |       |         |          |                |           |          |         |         | xxxx          |
| ACCAH    | 0024        |          |                                                     |          |          |          |           | ACCAH           |               |       |         |          |                |           |          |         |         | xxxx          |
| ACCAU    | 0026        | ACCA<39> | ACCA<39>                                            | ACCA<39> | ACCA<39> | ACCA<39> | ACCA<39>  | ACCA<39>        | ACCA<39>      |       |         |          | ACCA           | NU N      |          |         |         | xxxx          |
| ACCBL    | 0028        |          | •                                                   | •        |          | •        | •         | ACCBL           | •             |       |         |          |                |           |          |         |         | xxxx          |
| ACCBH    | 002A        |          |                                                     |          |          |          |           | ACCBH           |               |       |         |          |                |           |          |         |         | xxxx          |
| ACCBU    | 002C        | ACCB<39> | ACCB<39>                                            | ACCB<39> | ACCB<39> | ACCB<39> | ACCB<39>  | ACCB<39>        | ACCB<39>      |       |         |          | ACCE           | BU        |          |         |         | xxxx          |
| PCL      | 002E        |          |                                                     |          |          |          | Program C | ounter Low V    | Vord Register |       |         |          |                |           |          |         |         | 0000          |
| PCH      | 0030        | _        | _                                                   | -        | _        | _        | _         | _               | -             |       |         | Program  | n Counter Hi   | gh Byte F | Register |         |         | 0000          |
| TBLPAG   | 0032        | _        | _                                                   | _        | _        | _        | _         | _               | _             |       |         | Table Pa | age Address    | Pointer F | Register |         |         | 0000          |
| PSVPAG   | 0034        | _        |                                                     | _        | —        | _        | _         | _               | _             |       | Program | n Memory | Visibility Pag | e Addres  | s Pointe | er Regi | ster    | 0000          |
| RCOUNT   | 0036        |          |                                                     |          |          |          | Repeat    | t Loop Counte   | r Register    |       |         |          |                |           |          |         |         | XXXX          |
| DCOUNT   | 0038        |          |                                                     |          |          |          |           | DCOUNT<15       |               |       |         |          |                |           |          |         |         | XXXX          |
| DOSTARTL | 003A        |          |                                                     |          |          |          | DOST      | ARTL<15:1>      |               |       |         |          |                |           |          |         | 0       | XXXX          |
| DOSTARTH | 003C        | —        | _                                                   | _        | _        | _        | —         | _               | _             | _     |         |          | DC             | START     | 1<5:0>   |         |         | 00xx          |
| DOENDL   | 003E        |          |                                                     |          |          |          | DOE       | NDL<15:1>       |               |       |         |          |                |           |          |         | 0       | XXXX          |
| DOENDH   | 0040        | _        | _                                                   | _        | _        | _        | _         | _               | _             | —     | _       |          |                | DOEN      | ЭН       |         | •       | 00xx          |
| SR       | 0042        | OA       | OB                                                  | SA       | SB       | OAB      | SAB       | DA              | DC            | IPL2  | IPL1    | IPL0     | RA             | Ν         | OV       | Z       | С       | 0000          |
| CORCON   | 0044        | _        | _                                                   | _        | US       | EDT      |           | DL<2:0>         |               | SATA  | SATB    | SATDW    | ACCSAT         | IPL3      | PSV      | RN      | ) IF    | 0000          |
| MODCON   | 0046        | XMODEN   | YMODEN                                              | _        | _        |          | BWM       | <3:0>           |               |       | ۲۱      | VM<3:0>  |                |           | XWM      | vi<3:0> | •       | 0000          |

# DS70591D-page 52

#### TABLE 4-1: CPU CORE REGISTER MAP (CONTINUED)

|          |             |        |        |        | •                                               |        |        |            |              |          |       |       |       |       |       |       |       |               |
|----------|-------------|--------|--------|--------|-------------------------------------------------|--------|--------|------------|--------------|----------|-------|-------|-------|-------|-------|-------|-------|---------------|
| SFR Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12                                          | Bit 11 | Bit 10 | Bit 9      | Bit 8        | Bit 7    | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
| XMODSRT  | 0048        |        |        |        | XS<15:1> 0<br>XE-15:1> 1                        |        |        |            |              |          |       |       |       |       |       |       |       |               |
| XMODEND  | 004A        |        |        |        | XE<15:1> 1                                      |        |        |            |              |          |       |       |       |       |       |       |       |               |
| YMODSRT  | 004C        |        |        |        | XE<15:1>         1           YS<15:1>         0 |        |        |            |              |          |       |       |       |       |       |       |       |               |
| YMODEND  | 004E        |        |        |        |                                                 |        | Y      | E<15:1>    |              |          |       |       |       |       |       |       | 1     | XXXX          |
| XBREV    | 0050        | BREN   |        |        |                                                 |        |        | XB<        | :14:0>       |          |       |       |       |       |       |       |       | XXXX          |
| DISICNT  | 0052        | _      | _      |        |                                                 |        |        | Disable Ir | terrupts Cou | nter Reg | ister |       |       |       |       |       |       | XXXX          |
|          |             |        |        |        |                                                 |        |        |            |              |          |       |       |       |       |       |       |       |               |

#### TABLE 4-2: CHANGE NOTIFICATION REGISTER MAP FOR dsPIC33FJ32GS608/610 AND dsPIC33FJ64GS608/610 DEVICES

| File<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   | All<br>Resets |
|--------------|-------------|---------|---------|---------|---------|---------|---------|--------|--------|---------|---------|---------|---------|---------|---------|---------|---------|---------------|
| CNEN1        | 0060        | CN15IE  | CN14IE  | CN13IE  | CN12IE  | CN11IE  | CN10IE  | CN9IE  | CN8IE  | CN7IE   | CN6IE   | CN5IE   | CN4IE   | CN3IE   | CN2IE   | CN1IE   | CN0IE   | 0000          |
| CNEN2        | 0062        | —       | -       | -       | _       | —       | —       | _      | _      | CN23IE  | CN22IE  | CN21IE  | CN20IE  | CN19IE  | CN18IE  | CN17IE  | CN16IE  | 0000          |
| CNPU1        | 0068        | CN15PUE | CN14PUE | CN13PUE | CN12PUE | CN11PUE | CN10PUE | CN9PUE | CN8PUE | CN7PUE  | CN6PUE  | CN5PUE  | CN4PUE  | CN3PUE  | CN2PUE  | CN1PUE  | CN0PUE  | 0000          |
| CNPU2        | 006A        | —       | —       | _       | _       | _       | _       | _      | _      | CN23PUE | CN22PUE | CN21PUE | CN20PUE | CN19PUE | CN18PUE | CN17PUE | CN16PUE | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-3: CHANGE NOTIFICATION REGISTER MAP FOR dsPIC33FJ32GS406/606 AND dsPIC33FJ64GS406/606 DEVICES

| File<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7   | Bit 6   | Bit 5  | Bit 4  | Bit 3  | Bit 2   | Bit 1   | Bit 0   | All<br>Resets |
|--------------|-------------|---------|---------|---------|---------|---------|---------|--------|--------|---------|---------|--------|--------|--------|---------|---------|---------|---------------|
| CNEN1        | 0060        | CN15IE  | CN14IE  | CN13IE  | CN12IE  | CN11IE  | CN10IE  | CN9IE  | CN8IE  | CN7IE   | CN6IE   | CN5IE  | CN4IE  | CN3IE  | CN2IE   | CN1IE   | CN0IE   | 0000          |
| CNEN2        | 0062        | —       | _       |         | -       |         | _       | -      | —      | CN23IE  | CN22IE  | -      | -      | -      | CN18IE  | CN17IE  | CN16IE  | 0000          |
| CNPU1        | 0068        | CN15PUE | CN14PUE | CN13PUE | CN12PUE | CN11PUE | CN10PUE | CN9PUE | CN8PUE | CN7PUE  | CN6PUE  | CN5PUE | CN4PUE | CN3PUE | CN2PUE  | CN1PUE  | CN0PUE  | 0000          |
| CNPU2        | 006A        | —       | _       | _       | _       | _       | _       | _      | _      | CN23PUE | CN22PUE | _      | _      | _      | CN18PUE | CN17PUE | CN16PUE | 0000          |

| File<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13     | Bit 12  | Bit 11  | Bit 10        | Bit 9       | Bit 8  | Bit 7    | Bit 6   | Bit 5       | Bit 4    | Bit 3    | Bit 2   | Bit 1       | Bit 0         | All<br>Resets |
|--------------|-------------|---------|---------|------------|---------|---------|---------------|-------------|--------|----------|---------|-------------|----------|----------|---------|-------------|---------------|---------------|
| INTCON1      | 0080        | NSTDIS  | OVAERR  | OVBERR     | COVAERR | COVBERR | OVATE         | OVBTE       | COVTE  | SFTACERR | DIV0ERR | DMACERR     | MATHERR  | ADDRERR  | STKERR  | OSCFAIL     | —             | 0000          |
| INTCON2      | 0082        | ALTIVT  | DISI    | _          | _       | _       | _             | _           | _      | _        | _       | _           | INT4EP   | INT3EP   | INT2EP  | INT1EP      | INT0EP        | 0000          |
| IFS0         | 0084        | —       | DMA1IF  | ADIF       | U1TXIF  | U1RXIF  | SPI1IF        | SPI1EIF     | T3IF   | T2IF     | OC2IF   | IC2IF       | DMA0IF   | T1IF     | OC1IF   | IC1IF       | INTOIF        | 0000          |
| IFS1         | 0086        | U2TXIF  | U2RXIF  | INT2IF     | T5IF    | T4IF    | OC4IF         | OC3IF       | DMA2IF | —        |         | —           | INT1IF   | CNIF     | AC1IF   | MI2C1IF     | SI2C1IF       | 0000          |
| IFS2         | 0088        | _       | _       | _          |         | -       | —             | _           |        | —        | IC4IF   | IC3IF       | DMA3IF   | C1IF     | C1RXIF  | SPI2IF      | SPI2EIF       | 0000          |
| IFS3         | 008A        | —       | _       | —          |         | -       | <b>QEI1IF</b> | PSEMIF      |        | —        | INT4IF  | INT3IF      | —        | —        | MI2C2IF | SI2C2IF     | —             | 0000          |
| IFS4         | 008C        | —       | _       | —          |         | QEI2IF  | —             | PSESMIF     |        | —        | C1TXIF  | —           | —        | —        | U2EIF   | U1EIF       | —             | 0000          |
| IFS5         | 008E        | PWM2IF  | PWM1IF  | ADCP12IF   |         | -       | —             | —           |        | —        |         | —           | ADCP11IF | ADCP10IF | ADCP9IF | ADCP8IF     | —             | 0000          |
| IFS6         | 0090        | ADCP1IF | ADCP0IF | —          |         | -       | —             | AC4IF       | AC3IF  | AC2IF    | PWM9IF  | PWM8IF      | PWM7IF   | PWM6IF   | PWM5IF  | PWM4IF      | PWM3IF        | 0000          |
| IFS7         | 0092        | —       | _       | —          |         | -       | —             | —           |        | —        |         | ADCP7IF     | ADCP6IF  | ADCP5IF  | ADCP4IF | ADCP3IF     | ADCP2IF       | 0000          |
| IEC0         | 0094        | —       | DMA1IE  | ADIE       | U1TXIE  | U1RXIE  | SPI1IE        | SPI1EIE     | T3IE   | T2IE     | OC2IE   | IC2IE       | DMA0IE   | T1IE     | OC1IE   | IC1IE       | <b>INTOIE</b> | 0000          |
| IEC1         | 0096        | U2TXIE  | U2RXIE  | INT2IE     | T5IE    | T4IE    | OC4IE         | OC3IE       | DMA2IE | —        |         | —           | INT1IE   | CNIE     | AC1IE   | MI2C1IE     | SI2C1IE       | 0000          |
| IEC2         | 0098        | —       | _       | —          |         | -       | —             | —           |        | —        | IC4IE   | IC3IE       | DMA3IE   | C1IE     | C1RXIE  | SPI2IE      | SPI2EIE       | 0000          |
| IEC3         | 009A        | —       | _       | —          |         | -       | QEI1IE        | PSEMIE      |        | —        | INT4IE  | INT3IE      | —        | —        | MI2C2IE | SI2C2IE     | —             | 0000          |
| IEC4         | 009C        | _       | _       | _          |         | QEI2IE  | —             | PSESMIE     |        | —        | C1TXIE  | —           | _        | _        | U2EIE   | U1EIE       | _             | 0000          |
| IEC5         | 009E        | PWM2IE  | PWM1IE  | ADCP12IE   | -       | —       | —             | —           | —      | —        | -       | —           | ADCP11IE | ADCP10IE | ADCP9IE | ADCP8IE     | —             | 0000          |
| IEC6         | 00A0        | ADCP1IE | ADCP0IE | —          | -       | —       | —             | AC4IE       | AC3IE  | AC2IE    | PWM9IE  | PWM8IE      | PWM7IE   | PWM6IE   | PWM5IE  | PWM4IE      | PWM3IE        | 0000          |
| IEC7         | 00A2        | _       | _       | _          |         | -       | —             | _           |        | —        |         | ADCP7IE     | ADCP6IE  | ADCP5IE  | ADCP4IE | ADCP3IE     | ADCP2IE       | 0000          |
| IPC0         | 00A4        | —       |         | T1IP<2:0>  |         | —       |               | OC1IP<2:0   | >      | —        |         | IC1IP<2:0>  |          | —        |         | NT0IP<2:0   | >             | 4444          |
| IPC1         | 00A6        | —       |         | T2IP<2:0>  |         | —       |               | OC2IP<2:0   | >      | —        |         | IC2IP<2:0>  |          | —        | 0       | MA0IP<2:0   | )>            | 4444          |
| IPC2         | 00A8        | —       |         | U1RXIP<2:0 | )>      | —       | 5             | SPI1IP<2:0  | >      | —        |         | SPI1EIP<2:0 | )>       | —        |         | T3IP<2:0>   |               | 0444          |
| IPC3         | 00AA        | —       | —       | —          | -       | —       | C             | MA1IP<2:0   | >      | —        |         | ADIP<2:0>   |          | —        | ι       | J1TXIP<2:0  | )>            | 0044          |
| IPC4         | 00AC        | —       |         | CNIP<2:0>  | •       | —       |               | AC1IP<2:0>  | >      | —        |         | MI2C1IP<2:0 | )>       | —        | S       | SI2C1IP<2:0 | )>            | 4444          |
| IPC5         | 00AE        | —       | _       | _          | _       | —       | —             | _           | _      | —        | _       | —           | —        | —        |         | NT1IP<2:0   | >             | 0004          |
| IPC6         | 00B0        | —       |         | T4IP<2:0>  |         | —       |               | OC4IP<2:0   | >      | —        |         | OC3IP<2:03  | >        | —        | 0       | )MA2IP<2:(  | )>            | 4444          |
| IPC7         | 00B2        | —       |         | U2TXIP<2:0 | )>      | —       | ι             | J2RXIP<2:0  | >      | —        |         | INT2IP<2:0  | >        | —        |         | T5IP<2:0>   |               | 4444          |
| IPC8         | 00B4        | —       |         | C1IP<2:0>  |         | —       | C             | 01RXIP<2:0  | >      | —        |         | SPI2IP<2:0  | >        | —        | S       | PI2EIP<2:   | )>            | 4444          |
| IPC9         | 00B6        | —       | —       | —          | -       | —       |               | IC4IP<2:0>  |        | —        |         | IC3IP<2:0>  |          | —        | 0       | )MA3IP<2:(  | )>            | 0444          |
| IPC12        | 00BC        | —       | —       | —          | -       | —       | Ν             | 112C2IP<2:0 | )>     | —        |         | SI2C2IP<2:0 | >        | —        | —       | —           | —             | 0440          |
| IPC13        | 00BE        | _       | _       | _          | _       | —       | I             | NT4IP<2:0   | >      | _        |         | INT3IP<2:0  | >        | _        | _       | _           | —             | 0440          |
| IPC14        | 00C0        | _       | _       | _          | _       | —       | (             | QEI1IP<2:0  | >      | _        |         | PSEMIP<2:0  | )>       | _        | _       | _           | —             | 0440          |
| IPC16        | 00C4        | _       | _       | _          | _       | _       |               | U2EIP<2:0>  | >      | —        |         | U1EIP<2:03  | >        | _        | _       | —           | —             | 0440          |
| IPC17        | 00C6        | —       | —       | —          | _       | —       | C             | C1TXIP<2:0  | >      | —        | _       | —           | —        | _        | —       | —           | —             | 0400          |
| IPC18        | 00C8        | _       |         | QEI2IP<2:0 | >       | _       |               | _           | _      | _        | F       | PSESMIP<2:  | 0>       | _        | _       | _           | —             | 4040          |
| IPC20        | 00CC        | _       | A       | DCP10IP<2  | :0>     | _       | A             | DCP9IP<2:   | 0>     | _        |         | ADCP8IP<2:  | 0>       | _        |         | _           | _             | 4440          |

#### TABLE 4-4: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33FJ64GS610 DEVICES

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

#### TABLE 4-4: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33FJ64GS610 DEVICES (CONTINUED)

| File<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13     | Bit 12 | Bit 11 | Bit 10 | Bit 9     | Bit 8 | Bit 7 | Bit 6 | Bit 5      | Bit 4 | Bit 3     | Bit 2 | Bit 1     | Bit 0 | All<br>Resets |
|--------------|-------------|--------|--------|------------|--------|--------|--------|-----------|-------|-------|-------|------------|-------|-----------|-------|-----------|-------|---------------|
| IPC21        | 00CE        | —      | —      | _          | -      | —      |        |           | —     | _     | A     | DCP12IP<2  | 0>    | —         | AD    | CP11IP<2  | :0>   | 0044          |
| IPC23        | 00D2        | _      | F      | PWM2IP<2:0 | 0>     | _      | Р      | WM1IP<2:0 | )>    | _     | _     | _          | _     | _         | _     | _         | _     | 4400          |
| IPC24        | 00D4        | _      | F      | PWM6IP<2:0 | 0>     | _      | Р      | WM5IP<2:0 | )>    | _     | F     | PWM4IP<2:0 | >     | _         | P     | WM3IP<2:  | )>    | 4444          |
| IPC25        | 00D6        | _      |        | AC2IP<2:03 | >      | _      | Р      | WM9IP<2:0 | )>    | _     | F     | PWM8IP<2:0 | >     | —         | P     | WM7IP<2:  | )>    | 4444          |
| IPC26        | 00D8        | _      | —      | _          | _      | _      | _      |           | —     | _     |       | AC4IP<2:0> |       | —         |       | AC3IP<2:0 | >     | 0044          |
| IPC27        | 00DA        | _      | A      | ADCP1IP<2: | 0>     | _      | A      | DCP0IP<2: | 0>    | _     | —     | _          | _     | —         | _     | _         | —     | 4400          |
| IPC28        | 00DC        | _      | A      | ADCP5IP<2: | 0>     | _      | A      | DCP4IP<2: | 0>    | _     | A     | DCP3IP<2:  | )>    | —         | A     | DCP2IP<2: | 0>    | 4444          |
| IPC29        | 00DE        | _      | _      | _          | —      | _      | _      | _         | —     | _     | A     | DCP7IP<2:  | )>    | _         | AI    | DCP6IP<2: | 0>    | 0044          |
| INTTREG      | 00E0        |        | _      | _          | _      |        | ILR<   | 3:0>      |       |       |       |            | VE    | CNUM<6:0> | •     |           |       | 0000          |

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13     | Bit 12  | Bit 11  | Bit 10        | Bit 9       | Bit 8  | Bit 7    | Bit 6   | Bit 5       | Bit 4   | Bit 3   | Bit 2   | Bit 1      | Bit 0         | All<br>Resets |
|-------------|-------------|---------|---------|------------|---------|---------|---------------|-------------|--------|----------|---------|-------------|---------|---------|---------|------------|---------------|---------------|
| INTCON1     | 0080        | NSTDIS  | OVAERR  | OVBERR     | COVAERR | COVBERR | OVATE         | OVBTE       | COVTE  | SFTACERR | DIV0ERR | DMACERR     | MATHERR | ADDRERR | STKERR  | OSCFAIL    |               | 0000          |
| INTCON2     | 0082        | ALTIVT  | DISI    | _          | _       | _       | _             | —           | _      | _        | _       | _           | INT4EP  | INT3EP  | INT2EP  | INT1EP     | INT0EP        | 0000          |
| IFS0        | 0084        |         | DMA1IF  | ADIF       | U1TXIF  | U1RXIF  | SPI1IF        | SPI1EIF     | T3IF   | T2IF     | OC2IF   | IC2IF       | DMA0IF  | T1IF    | OC1IF   | IC1IF      | <b>INT0IF</b> | 0000          |
| IFS1        | 0086        | U2TXIF  | U2RXIF  | INT2IF     | T5IF    | T4IF    | OC4IF         | OC3IF       | DMA2IF | _        | _       | _           | INT1IF  | CNIF    | AC1IF   | MI2C1IF    | SI2C1IF       | 0000          |
| IFS2        | 0088        |         |         | -          | _       | _       |               | _           | _      | _        | IC4IF   | IC3IF       | DMA3IF  | C1IF    | C1RXIF  | SPI2IF     | SPI2EIF       | 0000          |
| IFS3        | 008A        |         |         |            | _       | _       | QEI1IF        | PSEMIF      | _      | _        | INT4IF  | INT3IF      |         | _       | MI2C2IF | SI2C2IF    |               | 0000          |
| IFS4        | 008C        |         |         |            | _       | QEI2IF  | _             | PSESMIF     | _      | _        | C1TXIF  | _           |         | _       | U2EIF   | U1EIF      |               | 0000          |
| IFS5        | 008E        | PWM2IF  | PWM1IF  | ADCP12IF   | _       | _       | _             | _           | _      | _        | _       | _           |         | _       |         | ADCP8IF    |               | 0000          |
| IFS6        | 0090        | ADCP1IF | ADCP0IF |            | _       | _       | _             | AC4IF       | AC3IF  | AC2IF    | _       | PWM8IF      | PWM7IF  | PWM6IF  | PWM5IF  | PWM4IF     | PWM3IF        | 0000          |
| IFS7        | 0092        | _       | _       |            | _       | _       | _             | _           | _      | —        | —       | ADCP7IF     | ADCP6IF | ADCP5IF | ADCP4IF | ADCP3IF    | ADCP2IF       | 0000          |
| IEC0        | 0094        | _       | DMA1IE  | ADIE       | U1TXIE  | U1RXIE  | SPI1IE        | SPI1EIE     | T3IE   | T2IE     | OC2IE   | IC2IE       | DMA0IE  | T1IE    | OC1IE   | IC1IE      | INT0IE        | 0000          |
| IEC1        | 0096        | U2TXIE  | U2RXIE  | INT2IE     | T5IE    | T4IE    | OC4IE         | OC3IE       | DMA2IE | —        | _       | —           | INT1IE  | CNIE    | AC1IE   | MI2C1IE    | SI2C1IE       | 0000          |
| IEC2        | 0098        | _       | —       |            | _       | _       | —             | _           | _      | _        | IC4IE   | IC3IE       | DMA3IE  | C1IE    | C1RXIE  | SPI2IE     | SPI2EIE       | 0000          |
| IEC3        | 009A        | _       | _       | _          | _       | _       | <b>QEI1IE</b> | PSEMIE      | _      | _        | INT4IE  | INT3IE      |         | _       | MI2C2IE | SI2C2IE    |               | 0000          |
| IEC4        | 009C        | _       |         | _          | _       | QEI2IE  | _             | PSESMIE     | _      | _        | C1TXIE  | _           | _       | _       | U2EIE   | U1EIE      |               | 0000          |
| IEC5        | 009E        | PWM2IE  | PWM1IE  | ADCP12IE   | _       | _       | _             | _           | _      | _        | _       | _           | _       | _       | _       | ADCP8IE    |               | 0000          |
| IEC6        | 00A0        | ADCP1IE | ADCP0IE |            | _       | _       | _             | AC4IE       | AC3IE  | AC2IE    | _       | PWM8IE      | PWM7IE  | PWM6IE  | PWM5IE  | PWM4IE     | PWM3IE        | 0000          |
| IEC7        | 00A2        | _       | —       | _          | _       | _       | _             | _           | _      | _        | _       | ADCP7IE     | ADCP6IE | ADCP5IE | ADCP4IE | ADCP3IE    | ADCP2IE       | 0000          |
| IPC0        | 00A4        | _       |         | T1IP<2:0>  |         | _       |               | OC1IP<2:0   | >      | _        |         | IC1IP<2:0>  |         | _       | 11      | NT0IP<2:02 | >             | 4444          |
| IPC1        | 00A6        | _       |         | T2IP<2:0>  |         | _       |               | OC2IP<2:0   | >      | _        |         | IC2IP<2:0>  |         | _       | DI      | MA0IP<2:0  | >             | 4444          |
| IPC2        | 00A8        | _       |         | U1RXIP<2:0 | )>      | _       | :             | SPI1IP<2:0  | >      | _        |         | SPI1EIP<2:0 | >       | _       |         | T3IP<2:0>  |               | 4444          |
| IPC3        | 00AA        | _       | —       | —          | _       | _       | C             | DMA1IP<2:0  | >      | _        |         | ADIP<2:0>   |         | _       | U       | 1TXIP<2:0  | >             | 4444          |
| IPC4        | 00AC        | _       |         | CNIP<2:0>  | •       | _       |               | AC1IP<2:0>  | >      | _        |         | MI2C1IP<2:0 | )>      | _       | SI      | 2C1IP<2:0  | >             | 4444          |
| IPC5        | 00AE        | _       | _       | _          | _       | _       | _             | _           | _      | _        | _       |             | _       | _       | 11      | VT1IP<2:0  | >             | 0004          |
| IPC6        | 00B0        | _       |         | T4IP<2:0>  |         | _       |               | OC4IP<2:0   | >      | _        |         | OC3IP<2:02  | >       | _       | DI      | MA2IP<2:0  | >             | 4444          |
| IPC7        | 00B2        | _       |         | U2TXIP<2:0 | )>      | _       | ι             | J2RXIP<2:0  | >      | _        |         | INT2IP<2:0  | >       | _       |         | T5IP<2:0>  |               | 4444          |
| IPC8        | 00B4        | _       |         | C1IP<2:0>  |         | _       | (             | C1RXIP<2:0  | >      | _        |         | SPI2IP<2:0  | >       | _       | SI      | PI2EIP<2:0 | >             | 4444          |
| IPC9        | 00B6        | _       | _       | _          | _       | _       |               | IC4IP<2:0>  |        | _        |         | IC3IP<2:0>  |         | _       | DI      | MA3IP<2:0  | >             | 0444          |
| IPC12       | 00BC        | _       | _       | _          | _       | _       | N             | 112C2IP<2:0 | )>     | _        |         | SI2C2IP<2:0 | >       | _       | —       |            |               | 0440          |
| IPC13       | 00BE        | _       | _       | _          | _       | _       |               | INT4IP<2:0  | >      | —        |         | INT3IP<2:0  | >       | _       | _       | _          | _             | 0440          |
| IPC14       | 00C0        | _       | _       | _          | _       | _       | (             | QEI1IP<2:0  | >      | —        |         | PSEMIP<2:0  | >       | _       | _       | _          | _             | 0440          |
| IPC16       | 00C4        | _       | _       | _          | _       | _       |               | U2EIP<2:0>  | >      | _        |         | U1EIP<2:0>  | >       | _       | _       | _          | _             | 0440          |
| IPC17       | 00C6        | _       | _       | _          | _       | _       | (             | C1TXIP<2:0  | >      | _        | —       |             | _       | _       | _       | _          |               | 0400          |
| IPC18       | 00C8        | _       |         | QEI2IP<2:0 | >       | _       |               | _           |        | _        | F       | PSESMIP<2:  | 0>      | _       | _       |            | _             | 4040          |

dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

#### TABLE 4-5: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33FJ64GS608 DEVICES

x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Legend:

#### TABLE 4-5: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33FJ64GS608 DEVICES (CONTINUED)

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13     | Bit 12 | Bit 11 | Bit 10      | Bit 9     | Bit 8 | Bit 7 | Bit 6 | Bit 5      | Bit 4 | Bit 3     | Bit 2 | Bit 1     | Bit 0 | All<br>Resets |
|-------------|-------------|--------|--------|------------|--------|--------|-------------|-----------|-------|-------|-------|------------|-------|-----------|-------|-----------|-------|---------------|
| IPC20       | 00CC        | _      | _      | _          |        |        | _           | _         | _     |       | A     | ADCP8IP<2: | 0>    | -         | _     | _         | _     | 0040          |
| IPC21       | 00CE        | _      | _      | —          | _      | _      | _           | _         | _     | —     |       | ADCP12IP   |       | _         | _     | _         | _     | 0040          |
| IPC23       | 00D2        | Ι      | F      | PWM2IP<2:0 | )>     | _      | Р           | WM1IP<2:0 | )>    | _     | _     | _          | _     | _         | _     | _         | _     | 4400          |
| IPC24       | 00D4        | Ι      | F      | PWM6IP<2:0 | )>     | _      | PWM5IP<2:0> |           |       | _     |       | PWM4IP<2:0 | )>    | _         | P۱    | VM3IP<2:0 | >     | 4444          |
| IPC25       | 00D6        | Ι      |        | AC2IP<2:0  | >      | _      | PWM5IP<2:0> |           |       | _     |       | PWM8IP<2:0 | )>    | _         | P۱    | VM7IP<2:0 | >     | 4044          |
| IPC26       | 00D8        | Ι      | _      | _          | _      | _      | _           | _         | _     | _     |       | AC4IP<2:0> | >     | _         | A     | C3IP<2:0> |       | 0044          |
| IPC27       | 00DA        | Ι      | A      | ADCP1IP<2: | 0>     | _      | Al          | DCP0IP<2: | 0>    | _     | _     | _          | _     | _         | _     | _         | _     | 4400          |
| IPC28       | 00DC        | Ι      | A      | ADCP5IP<2: | 0>     | _      | Al          | DCP4IP<2: | 0>    | _     | ŀ     | ADCP3IP<2: | 0>    | _         | AD    | CP2IP<2:0 | )>    | 4444          |
| IPC29       | 00DE        | Ι      | _      | _          | _      | _      | _           | _         | _     | _     | ŀ     | ADCP7IP<2: | 0>    | _         | AD    | CP6IP<2:0 | )>    | 0044          |
| INTTREG     | 00E0        | _      |        | —          |        |        | ILR<        | 3:0>      |       |       |       |            | VE    | CNUM<6:0> | >     |           |       | 0000          |

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13     | Bit 12  | Bit 11  | Bit 10 | Bit 9       | Bit 8  | Bit 7    | Bit 6   | Bit 5       | Bit 4   | Bit 3   | Bit 2   | Bit 1      | Bit 0         | All<br>Resets |
|-------------|-------------|---------|---------|------------|---------|---------|--------|-------------|--------|----------|---------|-------------|---------|---------|---------|------------|---------------|---------------|
| INTCON1     | 0080        | NSTDIS  | OVAERR  | OVBERR     | COVAERR | COVBERR | OVATE  | OVBTE       | COVTE  | SFTACERR | DIV0ERR | DMACERR     | MATHERR | ADDRERR | STKERR  | OSCFAIL    |               | 0000          |
| INTCON2     | 0082        | ALTIVT  | DISI    | _          | _       | _       | _      | _           | _      | _        |         | _           | INT4EP  | INT3EP  | INT2EP  | INT1EP     | INT0EP        | 0000          |
| IFS0        | 0084        | _       | DMA1IF  | ADIF       | U1TXIF  | U1RXIF  | SPI1IF | SPI1EIF     | T3IF   | T2IF     | OC2IF   | IC2IF       | DMA0IF  | T1IF    | OC1IF   | IC1IF      | INTOIF        | 0000          |
| IFS1        | 0086        | U2TXIF  | U2RXIF  | INT2IF     | T5IF    | T4IF    | OC4IF  | OC3IF       | DMA2IF | _        |         | _           | INT1IF  | CNIF    | AC1IF   | MI2C1IF    | SI2C1IF       | 0000          |
| IFS2        | 0088        | _       | _       | _          | _       | _       | _      | _           | _      | _        | IC4IF   | IC3IF       | DMA3IF  | C1IF    | C1RXIF  | SPI2IF     | SPI2EIF       | 0000          |
| IFS3        | 008A        | _       | _       | _          | _       | _       | QEI1IF | PSEMIF      | _      | —        | INT4IF  | INT3IF      | _       | _       | MI2C2IF | SI2C2IF    | _             | 0000          |
| IFS4        | 008C        | _       | _       | _          | _       | QEI2IF  | _      | PSESMIF     | _      | _        | C1TXIF  | _           | _       | _       | U2EIF   | U1EIF      | —             | 0000          |
| IFS5        | 008E        | PWM2IF  | PWM1IF  | ADCP12IF   | —       | _       | _      | _           | _      | _        |         | _           | _       | _       | _       | _          | —             | 0000          |
| IFS6        | 0090        | ADCP1IF | ADCP0IF | _          | _       | _       | _      | AC4IF       | AC3IF  | AC2IF    |         | _           | _       | PWM6IF  | PWM5IF  | PWM4IF     | PWM3IF        | 0000          |
| IFS7        | 0092        | _       | _       | _          | _       | _       | _      | _           | _      | _        | _       | ADCP7IF     | ADCP6IF | ADCP5IF | ADCP4IF | ADCP3IF    | ADCP2IF       | 0000          |
| IEC0        | 0094        | _       | DMA1IE  | ADIE       | U1TXIE  | U1RXIE  | SPI1IE | SPI1EIE     | T3IE   | T2IE     | OC2IE   | IC2IE       | DMA0IE  | T1IE    | OC1IE   | IC1IE      | <b>INTOIE</b> | 0000          |
| IEC1        | 0096        | U2TXIE  | U2RXIE  | INT2IE     | T5IE    | T4IE    | OC4IE  | OC3IE       | DMA2IE | _        |         | _           | INT1IE  | CNIE    | AC1IE   | MI2C1IE    | SI2C1IE       | 0000          |
| IEC2        | 0098        | _       | _       | _          | _       | _       | _      | _           | _      | _        | IC4IE   | IC3IE       | DMA3IE  | C1IE    | C1RXIE  | SPI2IE     | SPI2EIE       | 0000          |
| IEC3        | 009A        | _       | _       | _          | _       | _       | QEI1IE | PSEMIE      | _      | _        | INT4IE  | INT3IE      | _       | _       | MI2C2IE | SI2C2IE    | —             | 0000          |
| IEC4        | 009C        | _       | _       | _          | _       | QEI2IE  | _      | PSESMIE     | _      | _        | C1TXIE  | _           | _       | _       | U2EIE   | U1EIE      | —             | 0000          |
| IEC5        | 009E        | PWM2IE  | PWM1IE  | ADCP12IE   | —       | _       | _      | _           | _      | _        |         | _           | _       | _       | _       | _          | —             | 0000          |
| IEC6        | 00A0        | ADCP1IE | ADCP0IE | _          | _       | _       | _      | AC4IE       | AC3IE  | AC2IE    | _       | _           | _       | PWM6IE  | PWM5IE  | PWM4IE     | PWM3IE        | 0000          |
| IEC7        | 00A2        | _       | _       | _          | _       | _       | _      | _           | _      | _        | _       | ADCP7IE     | ADCP6IE | ADCP5IE | ADCP4IE | ADCP3IE    | ADCP2IE       | 0000          |
| IPC0        | 00A4        |         |         | T1IP<2:0>  |         | —       | (      | DC1IP<2:0>  |        | —        |         | IC1IP<2:0>  |         | —       | I       | NT0IP<2:0  | >             | 4444          |
| IPC1        | 00A6        |         |         | T2IP<2:0>  |         | —       | (      | )C2IP<2:0>  |        | —        |         | IC2IP<2:0>  |         | —       | D       | MA0IP<2:0  | )>            | 4444          |
| IPC2        | 00A8        |         |         | U1RXIP<2:0 | )>      | —       | S      | SPI1IP<2:0> |        | —        |         | SPI1EIP<2:0 | )>      | —       |         | T3IP<2:0>  |               | 4444          |
| IPC3        | 00AA        |         | —       |            | —       | —       | D      | MA1IP<2:0   | >      | —        |         | ADIP<2:0>   |         | —       | L       | J1TXIP<2:0 | )>            | 4444          |
| IPC4        | 00AC        |         |         | CNIP<2:0>  | >       | —       | A      | AC1IP<2:0>  |        | —        |         | MI2C1IP<2:0 | )>      | —       | S       | I2C1IP<2:0 | )>            | 4444          |
| IPC5        | 00AE        | _       | _       | —          | —       | —       | —      | —           | —      | —        | _       | —           | —       | —       | I       | NT1IP<2:0  | >             | 0004          |
| IPC6        | 00B0        | _       |         | T4IP<2:0>  |         | —       | (      | DC4IP<2:0>  |        | —        |         | OC3IP<2:03  | >       | —       | D       | MA2IP<2:0  | )>            | 4444          |
| IPC7        | 00B2        | _       |         | U2TXIP<2:0 | )>      | —       | U      | 2RXIP<2:0   | >      | —        |         | INT2IP<2:0  | >       | —       |         | T5IP<2:0>  |               | 4444          |
| IPC8        | 00B4        | _       |         | C1IP<2:0>  |         | —       | С      | 1RXIP<2:0   | >      | —        |         | SPI2IP<2:0  | >       | —       | S       | PI2EIP<2:( | )>            | 4444          |
| IPC9        | 00B6        |         | —       |            | —       | —       |        | IC4IP<2:0>  |        | —        |         | IC3IP<2:0>  |         | —       | D       | MA3IP<2:0  | )>            | 0444          |
| IPC12       | 00BC        |         | _       | _          | _       | _       | М      | I2C2IP<2:0  | >      | _        |         | SI2C2IP<2:0 | )>      | _       | _       | _          |               | 0440          |
| IPC13       | 00BE        |         | _       | _          | _       | _       |        | NT4IP<2:0>  |        | _        |         | INT3IP<2:0  | >       | _       | _       | _          |               | 0440          |
| IPC14       | 00C0        |         | _       | _          | _       | _       | C      | QEI1IP<2:0> |        | _        |         | PSEMIP<2:0  | )>      | _       | _       | _          |               | 0440          |
| IPC16       | 00C4        |         | —       | _          | _       | _       | ι      | J2EIP<2:0>  |        | _        |         | U1EIP<2:0   | >       | —       | —       | —          | _             | 0440          |
| IPC17       | 00C6        |         | —       | _          | _       | _       | C      | 1TXIP<2:0   | >      | _        | —       | —           | —       | —       | —       | —          | _             | 0400          |
| IPC18       | 00C8        | _       |         | QEI2IP<2:0 | >       | _       | —      | _           | —      | _        | F       | PSESMIP<2:  | 0>      | _       | _       |            |               | 4040          |

#### TABLE 4-6: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33E.I64GS606 DEVICES

x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Legend:

dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

#### TABLE 4-6: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33FJ64GS606 DEVICES (CONTINUED)

|             |             |        |        |            |        |        |        |            |       |       |       |            | •     | ,         |       |            |       |               |
|-------------|-------------|--------|--------|------------|--------|--------|--------|------------|-------|-------|-------|------------|-------|-----------|-------|------------|-------|---------------|
| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13     | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8 | Bit 7 | Bit 6 | Bit 5      | Bit 4 | Bit 3     | Bit 2 | Bit 1      | Bit 0 | All<br>Resets |
| IPC21       | 00CE        | _      | _      | -          | _      | _      | _      | _          |       | —     | A     | DCP12IP<2  | :0>   | _         | —     | _          |       | 0040          |
| IPC23       | 00D2        | _      |        | PWM2IP<2:  | 0>     | _      | P١     | VM1IP<2:0  | >     | _     | _     | _          | _     | _         | _     | _          | _     | 4400          |
| IPC24       | 00D4        | _      |        | PWM6IP<2:  | 0>     | _      | P۱     | VM5IP<2:0  | >     | _     |       | PWM4IP<2:0 | )>    | _         | Р     | WM3IP<2:0  | )>    | 4444          |
| IPC25       | 00D6        | _      |        | AC2IP<2:0  | >      | _      | _      | —          | _     | _     | _     | _          | _     | _         | _     | _          | _     | 4000          |
| IPC26       | 00D8        | _      | _      | _          | _      | _      | _      | —          | _     | _     |       | AC4IP<2:0  | >     | _         |       | AC3IP<2:0> | >     | 0044          |
| IPC27       | 00DA        | _      | ŀ      | ADCP1IP<2: | :0>    | _      | AD     | DCP0IP<2:0 | )>    | _     | _     | _          | _     | _         | _     | _          | _     | 4400          |
| IPC28       | 00DC        | _      | ŀ      | ADCP5IP<2: | :0>    | _      | AD     | CP4IP<2:0  | )>    | _     | , A   | ADCP3IP<2: | 0>    | _         | A     | DCP2IP<2:  | 0>    | 4444          |
| IPC29       | 00DE        | _      | _      | _          | _      | _      | _      | —          | _     | _     | , A   | ADCP7IP<2: | 0>    | _         | A     | DCP6IP<2:  | 0>    | 0004          |
| INTTREG     | 00E0        | _      | _      | _          | _      |        | ILR<3  | 3:0>       |       | —     |       |            | VE    | CNUM<6:0> |       |            |       | 0000          |

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13     | Bit 12  | Bit 11  | Bit 10 | Bit 9       | Bit 8 | Bit 7    | Bit 6   | Bit 5      | Bit 4   | Bit 3   | Bit 2   | Bit 1      | Bit 0         | All<br>Resets |
|-------------|-------------|---------|---------|------------|---------|---------|--------|-------------|-------|----------|---------|------------|---------|---------|---------|------------|---------------|---------------|
| INTCON1     | 0080        | NSTDIS  | OVAERR  | OVBERR     | COVAERR | COVBERR | OVATE  | OVBTE       | COVTE | SFTACERR | DIV0ERR | —          | MATHERR | ADDRERR | STKERR  | OSCFAIL    | —             | 0000          |
| INTCON2     | 0082        | ALTIVT  | DISI    | _          | _       | _       | _      | _           | _     | _        | _       | _          | INT4EP  | INT3EP  | INT2EP  | INT1EP     | INT0EP        | 0000          |
| IFS0        | 0084        | _       | _       | ADIF       | U1TXIF  | U1RXIF  | SPI1IF | SPI1EIF     | T3IF  | T2IF     | OC2IF   | IC2IF      | _       | T1IF    | OC1IF   | IC1IF      | <b>INT0IF</b> | 0000          |
| IFS1        | 0086        | U2TXIF  | U2RXIF  | INT2IF     | T5IF    | T4IF    | OC4IF  | OC3IF       |       | —        | —       | _          | INT1IF  | CNIF    | —       | MI2C1IF    | SI2C1IF       | 0000          |
| IFS2        | 0088        |         | _       | _          | _       | —       | —      | _           |       | —        | IC4IF   | IC3IF      | _       |         | —       | SPI2IF     | SPI2EIF       | 0000          |
| IFS3        | 008A        |         | —       |            | _       | —       | QEI1IF | PSEMIF      |       | _        | INT4IF  | INT3IF     | _       |         | MI2C2IF | SI2C2IF    | —             | 0000          |
| IFS4        | 008C        |         | -       |            | _       | _       | —      | PSESMIF     |       | —        | —       | _          |         |         | U2EIF   | U1EIF      | _             | 0000          |
| IFS5        | 008E        | PWM2IF  | PWM1IF  | ADCP12IF   | _       | _       | —      |             |       | —        | —       | _          |         |         | _       |            | _             | 0000          |
| IFS6        | 0090        | ADCP1IF | ADCP0IF | —          | —       | —       | —      | —           | _     | —        | —       | —          | —       | PWM6IF  | PWM5IF  | PWM4IF     | PWM3IF        | 0000          |
| IFS7        | 0092        | -       | —       | —          | —       | —       | —      | —           | _     | —        | —       | ADCP7IF    | ADCP6IF | ADCP5IF | ADCP4IF | ADCP3IF    | ADCP2IF       | 0000          |
| IEC0        | 0094        | -       | —       | ADIE       | U1TXIE  | U1RXIE  | SPI1IE | SPI1EIE     | T3IE  | T2IE     | OC2IE   | IC2IE      | —       | T1IE    | OC1IE   | IC1IE      | INT0IE        | 0000          |
| IEC1        | 0096        | U2TXIE  | U2RXIE  | INT2IE     | T5IE    | T4IE    | OC4IE  | OC3IE       | _     | —        | —       | —          | INT1IE  | CNIE    | —       | MI2C1IE    | SI2C1IE       | 0000          |
| IEC2        | 0098        | -       | —       | —          | —       | —       | —      | —           | _     | —        | IC4IE   | IC3IE      | —       | -       | —       | SPI2IE     | SPI2EIE       | 0000          |
| IEC3        | 009A        | -       | —       | —          | —       | —       | QEI1IE | PSEMIE      | _     | —        | INT4IE  | INT3IE     | —       | -       | MI2C2IE | SI2C2IE    | —             | 0000          |
| IEC4        | 009C        | _       | _       | _          | —       | —       | _      | PSESMIE     | _     | —        | —       | _          | _       | _       | U2EIE   | U1EIE      | —             | 0000          |
| IEC5        | 009E        | PWM2IE  | PWM1IE  | ADCP12IE   | —       | —       | _      | —           | _     | —        | —       | —          | _       | _       | —       | _          | _             | 0000          |
| IEC6        | 00A0        | ADCP1IE | ADCP0IE | _          | —       | —       | _      | —           | _     | —        | —       | —          | _       | PWM6IE  | PWM5IE  | PWM4IE     | PWM3IE        | 0000          |
| IEC7        | 00A2        | _       | —       | —          | —       | —       | _      | —           | _     | —        | —       | ADCP7IE    | ADCP6IE | ADCP5IE | ADCP4IE | ADCP3IE    | ADCP2IE       | 0000          |
| IPC0        | 00A4        | _       |         | T1IP<2:0>  |         | —       | (      | C1IP<2:0>   | •     | —        |         | IC1IP<2:03 | >       | _       |         | NT0IP<2:0  | >             | 4444          |
| IPC1        | 00A6        | _       |         | T2IP<2:0>  |         | —       | (      | C2IP<2:0>   | •     | —        |         | IC2IP<2:0  | >       | _       | —       | —          | —             | 4440          |
| IPC2        | 00A8        | _       |         | U1RXIP<2:0 | )>      | —       | ŝ      | SPI1IP<2:0> | •     | _        | S       | PI1EIP<2:  | 0>      | _       |         | T3IP<2:0>  |               | 4444          |
| IPC3        | 00AA        | _       | —       | _          | —       | _       | _      | —           |       |          |         | ADIP<2:0>  | >       | _       | ι       | 11TXIP<2:0 | >             | 0044          |
| IPC4        | 00AC        | _       |         | CNIP<2:0>  |         | —       | _      | —           | _     | —        | N       | 1I2C1IP<2: | 0>      | _       | S       | I2C1IP<2:0 | )>            | 4444          |
| IPC5        | 00AE        | _       | —       | _          | —       | —       | _      | —           | _     | _        | _       | —          | —       | _       | I       | NT1IP<2:0  | >             | 0004          |
| IPC6        | 00B0        | _       |         | T4IP<2:0>  |         | —       | (      | C4IP<2:0>   | •     |          |         | OC3IP<2:0  | >       | _       |         | _          | —             | 4440          |
| IPC7        | 00B2        | _       |         | U2TXIP<2:0 | >       | —       | L      | J2RXIP<2:0  | >     |          |         | NT2IP<2:0  | >       | _       |         | T5IP<2:0>  |               | 4444          |
| IPC8        | 00B4        | _       | —       | —          | _       | —       | _      | —           | _     | _        |         | SPI2IP<2:0 | >       | _       | S       | PI2EIP<2:0 | )>            | 0044          |
| IPC9        | 00B6        | _       | —       | —          | _       | —       |        | IC4IP<2:0>  |       |          |         | IC3IP<2:03 | >       | _       |         | _          | _             | 0440          |
| IPC12       | 00BC        | _       | —       | —          | _       | —       | N      | II2C2IP<2:0 | >     |          | 5       | SI2C2IP<2: | 0>      | _       |         | _          | _             | 0440          |
| IPC13       | 00BE        | _       | —       | —          | —       | —       | I      | NT4IP<2:0>  | •     | —        |         | NT3IP<2:0  | >       | _       | —       | _          | —             | 0440          |
| IPC14       | 00C0        | _       | —       | —          | —       | —       | (      | QEI1IP<2:0> | >     | —        | F       | SEMIP<2:   | 0>      | _       | —       | _          | —             | 0440          |
| IPC16       | 00C4        | —       | —       | —          | —       | —       |        | U2EIP<2:0>  |       | —        |         | U1EIP<2:0  | >       | —       | —       | _          | —             | 0440          |
| IPC18       | 00C8        | —       | —       | —          | —       | —       | —      | —           | —     | —        | P       | SESMIP<2   | :0>     | —       | —       | —          | —             | 0040          |
| IPC23       | 00D2        | _       | I       | PWM2IP<2:0 | )>      | _       | Р      | WM1IP<2:0   | >     | _        | _       | _          | _       | _       | _       | _          | _             | 4400          |

dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

#### TABLE 4-7: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33FJ32GS406 AND dsPIC33FJ64GS406 DEVICES

#### TABLE 4-7: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33FJ32GS406 AND dsPIC33FJ64GS406 DEVICES (CONTINUED)

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13     | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8 | Bit 7 | Bit 6 | Bit 5    | Bit 4 | Bit 3     | Bit 2 | Bit 1      | Bit 0 | All<br>Resets |
|-------------|-------------|--------|--------|------------|--------|--------|--------|------------|-------|-------|-------|----------|-------|-----------|-------|------------|-------|---------------|
| IPC24       | 00D4        | _      | F      | PWM6IP<2:0 | )>     | —      | P      | WM5IP<2:0  | )>    | —     | F     | WM4IP<2: | 0>    | —         | P     | WM3IP<2:0  | )>    | 4444          |
| IPC27       | 00DA        |        | A      | ADCP1IP<2: | 0>     | _      | A      | DCP0IP<2:0 | )>    | _     | _     | _        | _     | _         | _     | _          | _     | 4400          |
| IPC28       | 00DC        |        | A      | ADCP5IP<2: | 0>     | _      | A      | DCP4IP<2:0 | )>    | _     | A     | DCP3IP<2 | :0>   | _         | A     | DCP2IP<2:0 | )>    | 4444          |
| IPC29       | 00DE        |        | _      | _          | _      | _      | _      | _          | _     | _     | A     | DCP7IP<2 | :0>   | _         | A     | DCP6IP<2:0 | )>    | 0004          |
| INTTREG     | 00E0        | _      | _      |            |        |        | ILR<   | 3:0>       |       | _     |       |          | VI    | ECNUM<6:0 | >     |            |       | 0000          |

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13     | Bit 12  | Bit 11  | Bit 10        | Bit 9       | Bit 8 | Bit 7          | Bit 6   | Bit 5       | Bit 4    | Bit 3    | Bit 2   | Bit 1      | Bit 0   | All<br>Resets |
|-------------|-------------|---------|---------|------------|---------|---------|---------------|-------------|-------|----------------|---------|-------------|----------|----------|---------|------------|---------|---------------|
| INTCON1     | 0080        | NSTDIS  | OVAERR  | OVBERR     | COVAERR | COVBERR | OVATE         | OVBTE       | COVTE | SFTACERR       | DIV0ERR | -           | MATHERR  | ADDRERR  | STKERR  | OSCFAIL    | —       | 0000          |
| INTCON2     | 0082        | ALTIVT  | DISI    |            | —       | —       | —             | —           |       | —              | -       |             | INT4EP   | INT3EP   | INT2EP  | INT1EP     | INT0EP  | 0000          |
| IFS0        | 0084        | —       | —       | ADIF       | U1TXIF  | U1RXIF  | SPI1IF        | SPI1EIF     | T3IF  | T2IF           | OC2IF   | IC2IF       | —        | T1IF     | OC1IF   | IC1IF      | INTOIF  | 0000          |
| IFS1        | 0086        | U2TXIF  | U2RXIF  | INT2IF     | T5IF    | T4IF    | OC4IF         | OC3IF       |       | —              |         |             | INT1IF   | CNIF     | AC1IF   | MI2C1IF    | SI2C1IF | 0000          |
| IFS2        | 0088        | —       | _       |            | _       | —       | _             | —           |       | —              | IC4IF   | IC3IF       | _        | -        |         | SPI2IF     | SPI2EIF | 0000          |
| IFS3        | 008A        | —       | _       |            | _       | —       | <b>QEI1IF</b> | PSEMIF      |       | —              | INT4IF  | INT3IF      | _        | -        | MI2C2IF | SI2C2IF    | _       | 0000          |
| IFS4        | 008C        | —       | _       |            | _       | QEI2IF  | _             | PSESMIF     |       | —              |         |             | _        | -        | U2EIF   | U1EIF      | _       | 0000          |
| IFS5        | 008E        | PWM2IF  | PWM1IF  | ADCP12IF   | _       | —       | _             | —           |       | —              |         |             | ADCP11IF | ADCP10IF | ADCP9IF | ADCP8IF    | _       | 0000          |
| IFS6        | 0090        | ADCP1IF | ADCP0IF |            | —       | —       | —             | AC4IF       | AC3IF | AC2IF          | PWM9IF  | PWM8IF      | PWM7IF   | PWM6IF   | PWM5IF  | PWM4IF     | PWM3IF  | 0000          |
| IFS7        | 0092        | —       | _       |            | —       | —       | —             | —           |       | —              |         | ADCP7IF     | ADCP6IF  | ADCP5IF  | ADCP4IF | ADCP3IF    | ADCP2IF | 0000          |
| IEC0        | 0094        | —       | _       | ADIE       | U1TXIE  | U1RXIE  | SPI1IE        | SPI1EIE     | T3IE  | T2IE           | OC2IE   | IC2IE       | —        | T1IE     | OC1IE   | IC1IE      | INT0IE  | 0000          |
| IEC1        | 0096        | U2TXIE  | U2RXIE  | INT2IE     | T5IE    | T4IE    | OC4IE         | OC3IE       |       | —              |         |             | INT1IE   | CNIE     | AC1IE   | MI2C1IE    | SI2C1IE | 0000          |
| IEC2        | 0098        | —       | _       |            | —       | —       | —             | —           |       | —              | IC4IE   | IC3IE       | —        | _        |         | SPI2IE     | SPI2EIE | 0000          |
| IEC3        | 009A        | —       | _       |            | —       | —       | QEI1IE        | PSEMIE      |       | —              | INT4IE  | INT3IE      | —        | _        | MI2C2IE | SI2C2IE    | —       | 0000          |
| IEC4        | 009C        | —       | _       |            | —       | QEI2IE  | —             | PSESMIE     |       | —              |         |             | —        | _        | U2EIE   | U1EIE      | —       | 0000          |
| IEC5        | 009E        | PWM2IE  | PWM1IE  | ADCP12IE   | —       | —       | —             | —           |       | —              |         |             | ADCP11IE | ADCP10IE | ADCP9IE | ADCP8IE    | —       | 0000          |
| IEC6        | 00A0        | ADCP1IE | ADCP0IE |            | —       | —       | —             | AC4IE       | AC3IE | AC2IE          | PWM9IE  | PWM8IE      | PWM7IE   | PWM6IE   | PWM5IE  | PWM4IE     | PWM3IE  | 0000          |
| IEC7        | 00A2        | —       | _       |            | —       | —       | —             | —           |       | —              |         | ADCP7IE     | ADCP6IE  | ADCP5IE  | ADCP4IE | ADCP3IE    | ADCP2IE | 0000          |
| IPC0        | 00A4        | —       |         | T1IP<2:0>  |         | —       | (             | OC1IP<2:0>  |       | —              |         | IC1IP<2:0   | >        | _        | =       | NT0IP<2:0> |         | 4444          |
| IPC1        | 00A6        | —       |         | T2IP<2:0>  |         | —       | (             | OC2IP<2:0>  |       | —              |         | IC2IP<2:0   | >        | _        |         | —          | —       | 4440          |
| IPC2        | 00A8        | —       |         | U1RXIP<2:0 | )>      | —       | 5             | SPI1IP<2:0> | •     | —              | u)      | SPI1EIP<2:  | 0>       | _        |         | T3IP<2:0>  |         | 4444          |
| IPC3        | 00AA        | —       | _       |            | —       | —       | —             | —           |       | —              |         | ADIP<2:0    | >        | _        | U       | 1TXIP<2:0> | •       | 0044          |
| IPC4        | 00AC        | —       |         | CNIP<2:0>  | >       | —       | 1             | AC1IP<2:0>  |       | —              | Ν       | /II2C1IP<2: | 0>       | _        | S       | I2C1IP<2:0 | >       | 4444          |
| IPC5        | 00AE        | —       | _       |            | —       | —       | —             | —           |       | —              |         |             | —        | _        | =       | NT1IP<2:0> |         | 0004          |
| IPC6        | 00B0        | —       |         | T4IP<2:0>  |         | —       | (             | OC4IP<2:0>  |       | —              |         | OC3IP<2:0   | >        | _        |         | —          | —       | 4440          |
| IPC7        | 00B2        | _       |         | U2TXIP<2:0 | )>      | _       | U             | J2RXIP<2:0  | >     | _              |         | INT2IP<2:0  | )>       | _        |         | T5IP<2:0>  |         | 4444          |
| IPC8        | 00B4        | _       | _       | _          | _       | _       | _             | _           | _     | _              |         | SPI2IP<2:0  | )>       | _        | S       | PI2EIP<2:0 | >       | 0044          |
| IPC9        | 00B6        | _       | _       | _          | _       | _       |               | IC4IP<2:0>  |       | _              |         | IC3IP<2:0   | >        | _        | _       | _          | _       | 0440          |
| IPC12       | 00BC        | _       | _       | _          | _       | _       | M             | 112C2IP<2:0 | >     | _              | 5       | SI2C2IP<2:  | 0>       | _        | _       | _          | _       | 0440          |
| IPC13       | 00BE        | _       | —       | _          | _       | —       | I             | NT4IP<2:0>  | •     | _              |         | INT3IP<2:0  | )>       | _        | —       | _          | —       | 0440          |
| IPC14       | 00C0        | _       | _       | _          | _       | _       | (             | QEI1IP<2:0> | >     | _              | F       | SEMIP<2:    | 0>       | -        |         | _          | —       | 0440          |
| IPC16       | 00C4        |         | _       | _          | _       | _       | l             | U2EIP<2:0>  |       | _              |         | U1EIP<2:0   | >        | _        | _       |            | _       | 0440          |
| IPC18       | 00C8        | —       |         | QEI2IP<2:0 | >       | —       | —             | —           | —     | - PSESMIP<2:0> |         |             | :0>      | _        | —       | —          | _       | 4040          |
| IPC20       | 00CC        |         | A       | DCP10IP<2  | :0>     | —       | A             | DCP9IP<2:0  | )>    | _              | A       | DCP8IP<2    | :0>      | _        | _       |            | _       | 4440          |

#### TAB 610 DEVICES

| BLF | 4-8: | INI | ERRUP | I CONI | ROLLE | <b>KREGIS</b> | AP FOR | dsPIC | 33FJ32G | 56 |
|-----|------|-----|-------|--------|-------|---------------|--------|-------|---------|----|
| SED | SEP  |     |       |        |       |               |        |       |         |    |

#### TABLE 4-8: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33FJ32GS610 DEVICES (CONTINUED)

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13     | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8 | Bit 7 | Bit 6 | Bit 5     | Bit 4 | Bit 3      | Bit 2 | Bit 1      | Bit 0 | All<br>Resets |
|-------------|-------------|--------|--------|------------|--------|--------|--------|------------|-------|-------|-------|-----------|-------|------------|-------|------------|-------|---------------|
| IPC21       | 00CE        | —      | —      | —          | _      | —      | _      | _          | —     | _     | A     | DCP12IP<2 | 2:0>  | _          | AD    | CP11IP<2:0 | >     | 0044          |
| IPC23       | 00D2        | Ι      | F      | PWM2IP<2:  | )>     | _      | P      | WM1IP<2:0  | <<br> | _     | _     | _         | _     | _          | _     | _          | _     | 4400          |
| IPC24       | 00D4        | _      | F      | PWM6IP<2:  | )>     | _      | P      | WM5IP<2:0  | >     | _     | P     | WM4IP<2:  | 0>    | —          | P١    | WM3IP<2:0  | >     | 4444          |
| IPC25       | 00D6        | _      |        | AC2IP<2:0  | >      | _      | P      | WM9IP<2:0  | >     | _     | P     | WM8IP<2:  | 0>    | _          | P١    | WM7IP<2:0  | >     | 4444          |
| IPC26       | 00D8        | _      | _      | —          | _      | _      | _      | _          | —     | _     |       | AC4IP<2:0 | >     | _          | ŀ     | AC3IP<2:0> |       | 0044          |
| IPC27       | 00DA        | _      | A      | ADCP1IP<2: | 0>     | _      | A      | DCP0IP<2:0 | )>    | _     | _     | _         | _     | _          | _     | _          | _     | 4400          |
| IPC28       | 00DC        | _      | A      | ADCP5IP<2: | 0>     | _      | A      | DCP4IP<2:0 | )>    | _     | A     | DCP3IP<2  | :0>   | —          | A     | DCP2IP<2:0 | >     | 4444          |
| IPC29       | 00DE        | _      | _      | —          | _      | _      | _      | _          | —     | _     | A     | DCP7IP<2  | :0>   | _          | A     | DCP6IP<2:0 | >     | 0044          |
| INTTREG     | 00E0        | _      | _      | _          | _      |        | ILR<   | 3:0>       |       | _     |       |           | V     | /ECNUM<6:0 | )>    |            |       | 0000          |

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13     | Bit 12  | Bit 11  | Bit 10 | Bit 9          | Bit 8 | Bit 7    | Bit 6   | Bit 5      | Bit 4       | Bit 3   | Bit 2   | Bit 1      | Bit 0         | All<br>Resets |
|-------------|-------------|---------|---------|------------|---------|---------|--------|----------------|-------|----------|---------|------------|-------------|---------|---------|------------|---------------|---------------|
| INTCON1     | 0080        | NSTDIS  | OVAERR  | OVBERR     | COVAERR | COVBERR | OVATE  | OVBTE          | COVTE | SFTACERR | DIV0ERR | _          | MATHERR     | ADDRERR | STKERR  | OSCFAIL    | —             | 0000          |
| INTCON2     | 0082        | ALTIVT  | DISI    | _          | _       | _       | _      | _              | _     | _        | _       | _          | INT4EP      | INT3EP  | INT2EP  | INT1EP     | INT0EP        | 0000          |
| IFS0        | 0084        | —       | —       | ADIF       | U1TXIF  | U1RXIF  | SPI1IF | SPI1EIF        | T3IF  | T2IF     | OC2IF   | IC2IF      | _           | T1IF    | OC1IF   | IC1IF      | <b>INT0IF</b> | 0000          |
| IFS1        | 0086        | U2TXIF  | U2RXIF  | INT2IF     | T5IF    | T4IF    | OC4IF  | OC3IF          | _     | _        | _       | _          | INT1IF      | CNIF    | AC1IF   | MI2C1IF    | SI2C1IF       | 0000          |
| IFS2        | 0088        | —       | —       | _          | _       | _       | _      | _              | _     | _        | IC4IF   | IC3IF      | _           | _       | _       | SPI2IF     | SPI2EIF       | 0000          |
| IFS3        | 008A        | —       | —       | _          | —       | _       | QEI1IF | PSEMIF         | _     | _        | INT4IF  | INT3IF     | _           | _       | MI2C2IF | SI2C2IF    | —             | 0000          |
| IFS4        | 008C        | —       | —       | _          | —       | QEI2IF  | _      | PSESMIF        | _     | _        | _       | _          | _           | _       | U2EIF   | U1EIF      | —             | 0000          |
| IFS5        | 008E        | PWM2IF  | PWM1IF  | ADCP12IF   | —       | _       | _      | _              | _     | _        |         | _          | _           | _       | _       | ADCP8IF    | —             | 0000          |
| IFS6        | 0090        | ADCP1IF | ADCP0IF | _          | —       | _       | _      | AC4IF          | AC3IF | AC2IF    |         | PWM8IF     | PWM7IF      | PWM6IF  | PWM5IF  | PWM4IF     | PWM3IF        | 0000          |
| IFS7        | 0092        | -       | _       | _          | _       | _       |        | _              |       | _        |         | ADCP7IF    | ADCP6IF     | ADCP5IF | ADCP4IF | ADCP3IF    | ADCP2IF       | 0000          |
| IEC0        | 0094        | —       | —       | ADIE       | U1TXIE  | U1RXIE  | SPI1IE | SPI1EIE        | T3IE  | T2IE     | OC2IE   | IC2IE      | _           | T1IE    | OC1IE   | IC1IE      | INT0IE        | 0000          |
| IEC1        | 0096        | U2TXIE  | U2RXIE  | INT2IE     | T5IE    | T4IE    | OC4IE  | OC3IE          | _     | _        | _       | _          | INT1IE      | CNIE    | _       | MI2C1IE    | SI2C1IE       | 0000          |
| IEC2        | 0098        | _       | _       |            | _       | _       | _      | _              | _     | _        | IC4IE   | IC3IE      | _           | _       | _       | SPI2IE     | SPI2EIE       | 0000          |
| IEC3        | 009A        | _       | _       |            | _       | _       | QEI1IE | PSEMIE         | _     | _        | INT4IE  | INT3IE     | _           | _       | MI2C2IE | SI2C2IE    | _             | 0000          |
| IEC4        | 009C        | _       | _       |            | _       | QEI2IE  | _      | PSESMIE        | _     | _        | _       | _          | _           | _       | U2EIE   | U1EIE      | _             | 0000          |
| IEC5        | 009E        | PWM2IE  | PWM1IE  | ADCP12IE   | _       | _       | _      | _              | _     | _        | _       | _          | _           | _       | _       | ADCP8IE    | _             | 0000          |
| IEC6        | 00A0        | ADCP1IE | ADCP0IE | _          | —       | _       | _      | AC4IE          | AC3IE | AC2IE    |         | PWM8IE     | PWM7IE      | PWM6IE  | PWM5IE  | PWM4IE     | PWM3IE        | 0000          |
| IEC7        | 00A2        | —       | —       | _          | —       | _       | _      | _              | _     | _        | _       | ADCP7IE    | ADCP6IE     | ADCP5IE | ADCP4IE | ADCP3IE    | ADCP2IE       | 0000          |
| IPC0        | 00A4        | —       |         | T1IP<2:0>  |         | _       | (      | DC1IP<2:0>     |       | _        |         | IC1IP<2:02 | >           | _       | II      | NT0IP<2:0  | >             | 4444          |
| IPC1        | 00A6        | —       |         | T2IP<2:0>  |         | _       | (      | C2IP<2:0>      |       | _        |         | IC2IP<2:0  | >           | _       | _       | _          | —             | 4440          |
| IPC2        | 00A8        | _       |         | U1RXIP<2:0 | )>      | _       | Ś      | SPI1IP<2:0>    |       | _        | S       | SPI1EIP<2: | 0>          | _       |         | T3IP<2:0>  |               | 4444          |
| IPC3        | 00AA        | —       | —       | _          | _       | _       | _      | _              | _     | _        |         | ADIP<2:0>  | <b>&gt;</b> | _       | U       | 1TXIP<2:0  | >             | 0044          |
| IPC4        | 00AC        | —       |         | CNIP<2:0>  |         | _       |        | AC1IP<2:0>     |       | _        | N       | 1I2C1IP<2: | 0>          | _       | S       | 2C1IP<2:0  | )>            | 4444          |
| IPC5        | 00AE        | —       | —       | _          | _       | _       | _      | _              | _     | _        | _       | _          | _           | _       | II      | NT1IP<2:0  | >             | 0004          |
| IPC6        | 00B0        | —       |         | T4IP<2:0>  |         | _       | (      | )<br>C4IP<2:0> |       | _        |         | OC3IP<2:0  | >           | _       | _       | _          | —             | 4440          |
| IPC7        | 00B2        | —       |         | U2TXIP<2:0 | >       | _       | L      | 2RXIP<2:0      | >     | _        |         | INT2IP<2:0 | >           | _       |         | T5IP<2:0>  |               | 4444          |
| IPC8        | 00B4        | _       | _       | _          | —       | _       | _      | _              | _     | _        | ;       | SPI2IP<2:0 | >           | _       | S       | PI2EIP<2:0 | )>            | 0044          |
| IPC9        | 00B6        | _       | _       |            | _       | _       |        | IC4IP<2:0>     |       | _        |         | IC3IP<2:02 | >           | _       | _       | —          |               | 0440          |
| IPC12       | 00BC        | _       | _       | _          | —       | _       | N      | I2C2IP<2:0     | >     | _        | S       | SI2C2IP<2: | )>          | _       | —       | _          | —             | 0440          |
| IPC13       | 00BE        | _       | _       | _          | _       | _       | I      | NT4IP<2:0>     |       | _        |         | INT3IP<2:0 | >           | _       | —       | _          | —             | 0440          |
| IPC14       | 00C0        | _       | _       | _          | _       | _       | (      | QEI1IP<2:0>    |       | _        | F       | SEMIP<2:   | 0>          | _       | _       | _          | _             | 0440          |
| IPC16       | 00C4        | _       | _       | _          | _       | _       | I      | J2EIP<2:0>     |       | _        |         | U1EIP<2:0  | >           | _       | _       | _          | _             | 0440          |
| IPC18       | 00C8        | _       |         | QEI2IP<2:0 | >       | _       | _      | _              | _     | _        | P       | SESMIP<2   | :0>         | _       | _       | _          | _             | 4040          |
| IPC20       | 00CC        | _       | _       | _          |         | _       | _      | _              |       | _        | А       | DCP8IP<2   | 0>          | _       |         | _          | _             | 0040          |

#### TABLE 4-9: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33FJ32GS608

x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Legend:

Preliminary

#### TABLE 4-9: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33FJ32GS608 (CONTINUED)

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13     | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8 | Bit 7 | Bit 6 | Bit 5     | Bit 4 | Bit 3      | Bit 2 | Bit 1     | Bit 0 | All<br>Resets |
|-------------|-------------|--------|--------|------------|--------|--------|--------|------------|-------|-------|-------|-----------|-------|------------|-------|-----------|-------|---------------|
| IPC21       | 00CE        | _      | —      | _          | —      | —      | —      | —          | _     | _     | A     | CP12IP<2  | :0>   | —          |       | —         | —     | 0040          |
| IPC23       | 00D2        | _      | F      | PWM2IP<2:0 | )>     | _      | P      | WM1IP<2:0  | >     | _     | _     | —         | —     | _          | _     | —         | —     | 4400          |
| IPC24       | 00D4        | Ι      | F      | PWM6IP<2:0 | )>     | _      | P      | WM5IP<2:0  | >     | _     | P     | WM4IP<2:  | 0>    | _          | P     | WM3IP<2:0 | 0>    | 4444          |
| IPC25       | 00D6        | Ι      |        | AC2IP<2:0> | >      | _      | _      | _          | _     | _     | P     | WM8IP<2:  | 0>    | _          | P     | WM7IP<2:0 | 0>    | 4044          |
| IPC26       | 00D8        | Ι      | _      | _          | _      | _      | _      | _          | _     | _     |       | AC4IP<2:0 | >     | _          | ŀ     | AC3IP<2:0 | >     | 0044          |
| IPC27       | 00DA        | Ι      | A      | ADCP1IP<2: | 0>     | _      | A      | DCP0IP<2:0 | >     | _     | _     | _         | _     | _          | _     | _         | _     | 4400          |
| IPC28       | 00DC        | Ι      | A      | ADCP5IP<2: | 0>     | _      | A      | DCP4IP<2:0 | >     | _     | A     | DCP3IP<2: | 0>    | _          | A     | DCP2IP<2: | 0>    | 4444          |
| IPC29       | 00DE        | _      | —      | _          | _      | _      | _      | _          | _     | _     | A     | DCP7IP<2: | 0>    | _          | A     | DCP6IP<2: | 0>    | 0044          |
| INTTREG     | 00E0        | _      | _      | _          | —      |        | ILR<   | 3:0>       |       | _     |       |           | VE    | ECNUM<6:0> | >     |           |       | 0000          |

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13     | Bit 12  | Bit 11  | Bit 10 | Bit 9        | Bit 8 | Bit 7    | Bit 6   | Bit 5       | Bit 4   | Bit 3   | Bit 2   | Bit 1      | Bit 0         | All<br>Resets |
|-------------|-------------|---------|---------|------------|---------|---------|--------|--------------|-------|----------|---------|-------------|---------|---------|---------|------------|---------------|---------------|
| INTCON1     | 0080        | NSTDIS  | OVAERR  | OVBERR     | COVAERR | COVBERR | OVATE  | OVBTE        | COVTE | SFTACERR | DIV0ERR | —           | MATHERR | ADDRERR | STKERR  | OSCFAIL    | —             | 0000          |
| INTCON2     | 0082        | ALTIVT  | DISI    | _          | _       | _       | _      | _            | _     | _        | _       | _           | INT4EP  | INT3EP  | INT2EP  | INT1EP     | INT0EP        | 0000          |
| IFS0        | 0084        | -       | _       | ADIF       | U1TXIF  | U1RXIF  | SPI1IF | SPI1EIF      | T3IF  | T2IF     | OC2IF   | IC2IF       | _       | T1IF    | OC1IF   | IC1IF      | INT0IF        | 0000          |
| IFS1        | 0086        | U2TXIF  | U2RXIF  | INT2IF     | T5IF    | T4IF    | OC4IF  | OC3IF        | _     | _        | _       | _           | INT1IF  | CNIF    | AC1IF   | MI2C1IF    | SI2C1IF       | 0000          |
| IFS2        | 0088        | _       | —       |            |         | —       | —      | —            |       |          | IC4IF   | IC3IF       |         |         | —       | SPI2IF     | SPI2EIF       | 0000          |
| IFS3        | 008A        | _       | —       |            |         | —       | QEI1IF | PSEMIF       |       |          | INT4IF  | INT3IF      |         |         | MI2C2IF | SI2C2IF    | —             | 0000          |
| IFS4        | 008C        | _       | —       |            |         | QEI2IF  | —      | PSESMIF      |       |          |         | —           |         |         | U2EIF   | U1EIF      | —             | 0000          |
| IFS5        | 008E        | PWM2IF  | PWM1IF  | ADCP12IF   |         | —       | —      | —            |       |          |         | —           |         |         | —       |            | —             | 0000          |
| IFS6        | 0090        | ADCP1IF | ADCP0IF | _          | _       | _       | _      | AC4IF        | AC3IF | AC2IF    | _       | _           | _       | PWM6IF  | PWM5IF  | PWM4IF     | PWM3IF        | 0000          |
| IFS7        | 0092        | _       | —       |            |         | —       | —      | —            |       |          |         | ADCP7IF     | ADCP6IF | ADCP5IF | ADCP4IF | ADCP3IF    | ADCP2IF       | 0000          |
| IEC0        | 0094        | _       | _       | ADIE       | U1TXIE  | U1RXIE  | SPI1IE | SPI1EIE      | T3IE  | T2IE     | OC2IE   | IC2IE       |         | T1IE    | OC1IE   | IC1IE      | <b>INTOIE</b> | 0000          |
| IEC1        | 0096        | U2TXIE  | U2RXIE  | INT2IE     | T5IE    | T4IE    | OC4IE  | OC3IE        |       | _        |         | —           | INT1IE  | CNIE    | AC1IE   | MI2C1IE    | SI2C1IE       | 0000          |
| IEC2        | 0098        | _       | _       |            | _       | —       | _      | _            |       | _        | IC4IE   | IC3IE       |         |         | —       | SPI2IE     | SPI2EIE       | 0000          |
| IEC3        | 009A        | _       | _       |            | _       | —       | QEI1IE | PSEMIE       |       | _        | INT4IE  | INT3IE      |         |         | MI2C2IE | SI2C2IE    | _             | 0000          |
| IEC4        | 009C        | _       | —       |            |         | QEI2IE  | —      | PSESMIE      |       |          |         | —           |         |         | U2EIE   | U1EIE      | —             | 0000          |
| IEC5        | 009E        | PWM2IE  | PWM1IE  | ADCP12IE   |         | —       | —      | —            |       |          |         | —           |         |         | —       |            | —             | 0000          |
| IEC6        | 00A0        | ADCP1IE | ADCP0IE |            |         | —       | —      | AC4IE        | AC3IE | AC2IE    |         | —           |         | PWM6IE  | PWM5IE  | PWM4IE     | PWM3IE        | 0000          |
| IEC7        | 00A2        | -       | _       | _          | _       | _       | _      | _            | _     | _        | _       | ADCP7IE     | ADCP6IE | ADCP5IE | ADCP4IE | ADCP3IE    | ADCP2IE       | 0000          |
| IPC0        | 00A4        | _       |         | T1IP<2:0>  |         | —       |        | OC1IP<2:0>   | •     |          |         | IC1IP<2:02  | >       |         | I       | NT0IP<2:0  | >             | 4444          |
| IPC1        | 00A6        | -       |         | T2IP<2:0>  |         | _       |        | OC2IP<2:0>   |       | _        |         | IC2IP<2:02  | >       | _       | _       | _          | _             | 4440          |
| IPC2        | 00A8        | _       | -       | U1RXIP<2:0 | )>      | —       |        | SPI1IP<2:0>  | •     |          | 0)      | SPI1EIP<2:  | 0>      |         |         | T3IP<2:0>  |               | 4444          |
| IPC3        | 00AA        | _       | —       |            |         | —       | —      | —            |       |          |         | ADIP<2:0>   | >       |         | U       | ITXIP<2:0  | )>            | 0044          |
| IPC4        | 00AC        | _       |         | CNIP<2:0>  |         | —       |        | AC1IP<2:0>   |       |          | Ν       | /II2C1IP<2: | 0>      |         | S       | I2C1IP<2:( | )>            | 4444          |
| IPC5        | 00AE        | _       | —       |            |         | —       | —      | —            |       |          |         | —           |         |         | I       | NT1IP<2:0  | >             | 0004          |
| IPC6        | 00B0        | _       |         | T4IP<2:0>  |         | —       |        | OC4IP<2:0>   | •     |          |         | OC3IP<2:0   | >       |         | —       |            | —             | 4440          |
| IPC7        | 00B2        | _       |         | U2TXIP<2:0 | >       | —       | ι      | J2RXIP<2:0   | >     | _        |         | INT2IP<2:0  | >       |         |         | T5IP<2:0>  |               | 4444          |
| IPC8        | 00B4        | _       | —       |            |         | —       | —      | —            |       |          |         | SPI2IP<2:0  | >       |         | S       | PI2EIP<2:( | )>            | 0044          |
| IPC9        | 00B6        |         | -       | -          |         | —       |        | IC4IP<2:0>   |       | -        |         | IC3IP<2:02  | >       |         | —       | _          | —             | 0440          |
| IPC12       | 00BC        | _       | _       | _          | _       | —       | Ν      | /II2C2IP<2:0 | >     | —        | 9       | SI2C2IP<2:  | 0>      | _       | —       | —          | _             | 0440          |
| IPC13       | 00BE        | _       | _       | _          | _       | _       |        | INT4IP<2:0>  | •     | _        |         | INT3IP<2:0  | >       | _       | —       | _          | _             | 0440          |
| IPC14       | 00C0        | _       | _       | _          | _       | _       |        | QEI1IP<2:0>  | >     | _        | F       | PSEMIP<2:   | 0>      | _       | _       | _          |               | 0440          |
| IPC16       | 00C4        | _       | —       | —          |         | —       |        | U2EIP<2:0>   |       | —        |         | U1EIP<2:0   | >       | —       | —       | —          | —             | 0440          |
| IPC18       | 00C8        | _       |         | QEI2IP<2:0 | >       | —       | _      | —            | —     | _        | P       | SESMIP<2    | :0>     | —       | —       | _          | _             | 4040          |
| IPC21       | 00CE        | _       | —       | _          | _       | _       | _      | _            | _     | _        | A       | DCP12IP<2   | 2:0>    | _       | _       | _          | _             | 0040          |

#### TABLE 4-10: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33FJ32GS606 DEVICES

#### TABLE 4-10: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33FJ32GS606 DEVICES (CONTINUED)

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13     | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8 | Bit 7 | Bit 6 | Bit 5     | Bit 4 | Bit 3     | Bit 2 | Bit 1      | Bit 0 | All<br>Resets |
|-------------|-------------|--------|--------|------------|--------|--------|--------|------------|-------|-------|-------|-----------|-------|-----------|-------|------------|-------|---------------|
| IPC23       | 00D2        | _      | ŀ      | PWM2IP<2:0 | )>     | —      | Р      | WM1IP<2:0  | >     | _     | —     | —         |       | —         | —     | —          | —     | 4400          |
| IPC24       | 00D4        |        | F      | PWM6IP<2:0 | )>     |        | Р      | WM5IP<2:0  | ×     |       | P     | WM4IP<2:  | 0>    | -         | P     | WM3IP<2:0  | )>    | 4444          |
| IPC25       | 00D6        |        |        | AC2IP<2:0  | >      | -      |        | _          | _     | _     | _     | _         | _     | _         | _     | _          | _     | 4000          |
| IPC26       | 00D8        |        | _      | _          | _      | -      |        | _          | _     | _     |       | AC4IP<2:0 | >     | _         | 1     | AC3IP<2:0> | •     | 0044          |
| IPC27       | 00DA        |        | A      | ADCP1IP<2: | 0>     | -      | Al     | DCP0IP<2:0 | )>    | _     | _     | _         | _     | _         | _     | _          | _     | 4400          |
| IPC28       | 00DC        |        | A      | ADCP5IP<2: | 0>     | -      | Al     | DCP4IP<2:0 | )>    | _     | A     | DCP3IP<2  | 0>    | _         | A     | DCP2IP<2:0 | )>    | 4444          |
| IPC29       | 00DE        |        | _      | _          | _      | -      |        | _          | _     | _     | A     | DCP7IP<2  | 0>    | _         | A     | DCP6IP<2:0 | )>    | 0004          |
| INTTREG     | 00E0        |        | _      | _          | _      |        | ILR<   | 3:0>       |       | _     |       |           | VE    | ECNUM<6:0 | >     |            |       | 0000          |

#### TABLE 4-11: TIMERS REGISTER MAP

| © 2009-2012 |  |
|-------------|--|
| Microchip   |  |
| Technology  |  |
| Inc.        |  |

| SFR<br>Name | SFR<br>Addr | Bit 15            | Bit 14            | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9         | Bit 8          | Bit 7          | Bit 6          | Bit 5 | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-------------|-------------|-------------------|-------------------|--------|--------|--------|--------|---------------|----------------|----------------|----------------|-------|--------|-------|-------|-------|-------|---------------|
| TMR1        | 0100        |                   |                   |        |        |        |        |               | Timer1 Re      | egister        |                |       |        |       |       |       |       | 0000          |
| PR1         | 0102        |                   |                   |        |        |        |        |               | Period Reg     | gister 1       |                |       |        |       |       |       |       | FFFF          |
| T1CON       | 0104        | TON               | —                 | TSIDL  | —      | —      | —      | _             | —              | —              | TGATE          | TCKP  | S<1:0> | —     | TSYNC | TCS   |       | 0000          |
| TMR2        | 0106        |                   |                   |        |        |        |        |               | Timer2 Re      | egister        |                |       |        |       |       |       |       | 0000          |
| TMR3HLD     | 0108        |                   |                   |        |        |        | Time   | r3 Holding Re | egister (for 3 | 2-bit timer op | perations only | y)    |        |       |       |       |       | XXXX          |
| TMR3        | 010A        | Timer3 Register   |                   |        |        |        |        |               |                |                |                |       |        |       |       |       | 0000  |               |
| PR2         | 010C        | Period Register 2 |                   |        |        |        |        |               |                |                |                |       |        |       |       |       |       | FFFF          |
| PR3         | 010E        |                   | Period Register 3 |        |        |        |        |               |                |                |                |       |        |       |       |       |       | FFFF          |
| T2CON       | 0110        | TON               | _                 | TSIDL  | _      | —      | _      | —             | —              | —              | TGATE          | TCKP  | 6<1:0> | T32   | —     | TCS   |       | 0000          |
| T3CON       | 0112        | TON               | -                 | TSIDL  | -      | —      | -      | —             |                |                | TGATE          | TCKP  | 6<1:0> | _     | _     | TCS   | —     | 0000          |
| TMR4        | 0114        |                   |                   |        |        |        |        |               | Timer4 Re      | egister        |                |       |        |       |       |       |       | 0000          |
| TMR5HLD     | 0116        |                   |                   |        |        |        | Time   | r5 Holding Re | egister (for 3 | 2-bit timer op | perations only | y)    |        |       |       |       |       | XXXX          |
| TMR5        | 0118        |                   |                   |        |        |        |        |               | Timer5 Re      | egister        |                |       |        |       |       |       |       | 0000          |
| PR4         | 011A        |                   |                   |        |        |        |        |               | Period Reg     | gister 4       |                |       |        |       |       |       |       | FFFF          |
| PR5         | 011C        |                   |                   |        |        |        |        |               | Period Reg     | gister 5       |                |       |        |       |       |       |       | FFFF          |
| T4CON       | 011E        | TON               | _                 | TSIDL  | _      | —      | —      | _             | _              | _              | TGATE          | TCKP  | S<1:0> | T32   |       | TCS   |       | 0000          |
| T5CON       | 0120        | TON               |                   | TSIDL  |        | -      |        | -             |                |                | TGATE          | TCKP  | 6<1:0> | _     | _     | TCS   | _     | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-12: INPUT CAPTURE REGISTER MAP

| SFR<br>Name | SFR Addr | Bit 15                                    | Bit 14                   | Bit 13 | Bit 12      | Bit 11 | Bit 10 | Bit 9 | Bit 8       | Bit 7      | Bit 6                            | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1    | Bit 0 | All<br>Resets |
|-------------|----------|-------------------------------------------|--------------------------|--------|-------------|--------|--------|-------|-------------|------------|----------------------------------|-------|-------|-------|-------|----------|-------|---------------|
| IC1BUF      | 0140     |                                           |                          |        |             |        |        | In    | out 1 Captu | e Register |                                  |       |       |       |       |          |       | XXXX          |
| IC1CON      | 0142     | _                                         | _                        | ICSIDL | _           | —      | _      | —     | —           | ICTMR      | ICI<1                            | :0>   | ICOV  | ICBNE |       | ICM<2:0> |       | 0000          |
| IC2BUF      | 0144     |                                           | Input 2 Capture Register |        |             |        |        |       |             |            |                                  |       |       |       |       |          |       | xxxx          |
| IC2CON      | 0146     | ICSIDL ICTMR ICI<1:0> ICOV ICBNE ICM<2:0> |                          |        |             |        |        |       |             |            |                                  |       |       |       |       | 0000     |       |               |
| IC3BUF      | 0148     |                                           |                          |        |             |        |        | In    | out 3 Captu | e Register |                                  |       |       |       |       |          |       | xxxx          |
| IC3CON      | 014A     | —                                         | —                        | ICSIDL | _           | —      | _      | —     | _           | ICTMR      | ICI<1                            | :0>   | ICOV  | ICBNE |       | ICM<2:0> |       | 0000          |
| IC4BUF      | 014C     |                                           |                          |        |             |        |        | Inp   | out 4 Captu | e Register |                                  |       |       |       |       |          |       | xxxx          |
| IC4CON      | 014E     | _                                         | —                        | ICSIDL | _           | _      |        | —     | _           | ICTMR      | TMR ICI<1:0> ICOV ICBNE ICM<2:0> |       |       |       |       |          |       | 0000          |
| Lonondi     |          |                                           |                          |        | monted read |        | 1 .1   |       | 1           |            |                                  |       |       |       |       |          |       |               |

Legend:

#### TABLE 4-13: OUTPUT COMPARE REGISTER MAP

| SFR<br>Name | SFR<br>Addr | Bit 15                       | Bit 14                              | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9     | Bit 8       | Bit 7      | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2 | Bit 1    | Bit 0 | All<br>Resets |
|-------------|-------------|------------------------------|-------------------------------------|--------|--------|--------|--------|-----------|-------------|------------|-------|-------|-------|--------|-------|----------|-------|---------------|
| OC1RS       | 0180        |                              |                                     |        |        |        |        | Output Co | mpare 1 Sec | ondary Reg | ister |       |       |        |       |          |       | XXXX          |
| OC1R        | 0182        |                              |                                     |        |        |        |        | Outp      | out Compare | 1 Register |       |       |       |        |       |          |       | XXXX          |
| OC1CON      | 0184        | _                            | _                                   | OCSIDL | _      | _      | _      | _         | _           | _          | _     | _     | OCFLT | OCTSEL | C     | )CM<2:0> |       | 0000          |
| OC2RS       | 0186        |                              | Output Compare 2 Secondary Register |        |        |        |        |           |             |            |       |       |       |        |       |          |       | xxxx          |
| OC2R        | 0188        | Output Compare 2 Register    |                                     |        |        |        |        |           |             |            |       |       |       |        |       |          |       | xxxx          |
| OC2CON      | 018A        | OCSIDL OCFLT OCTSEL OCM<2:0> |                                     |        |        |        |        |           |             |            |       |       |       |        |       |          |       | 0000          |
| OC3RS       | 018C        |                              |                                     |        |        |        |        | Output Co | mpare 3 Sec | ondary Reg | ister |       |       |        |       |          |       | xxxx          |
| OC3R        | 018E        |                              |                                     |        |        |        |        | Outp      | out Compare | 3 Register |       |       |       |        |       |          |       | xxxx          |
| OC3CON      | 0190        | _                            | _                                   | OCSIDL | _      | _      | _      | _         | _           | _          | _     | _     | OCFLT | OCTSEL | C     | )CM<2:0> |       | 0000          |
| OC4RS       | 0192        |                              |                                     |        |        |        |        | Output Co | mpare 4 Sec | ondary Reg | ister |       |       |        |       |          |       | xxxx          |
| OC4R        | 0194        |                              |                                     |        |        |        |        | Outp      | out Compare | 4 Register |       |       |       |        |       |          |       | xxxx          |
| OC4CON      | 0196        | —                            | _                                   | OCSIDL |        | _      |        | _         |             |            |       | —     | OCFLT | OCTSEL | C     | )CM<2:0> |       | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-14: QEI1 REGISTER MAP

| SFR<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9     | Bit 8 | Bit 7       | Bit 6      | Bit 5     | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0    | All<br>Resets |
|-------------|-------|--------|--------|---------|--------|--------|--------|-----------|-------|-------------|------------|-----------|-------|--------|--------|-------|----------|---------------|
| QEI1CON     | 01E0  | CNTERR | _      | QEISIDL | INDX   | UPDN   | G      | QEIM<2:0> |       |             | PCDOUT     | TQGATE    | TQCKP | S<1:0> | POSRES | TQCS  | UPDN_SRC | 0000          |
| DFLT1CON    | 01E2  | _      | _      | _       |        | _      | IMV<   | :1:0>     | CEID  | QEOUT       |            | QECK<2:0> |       | _      | _      | _     | _        | 0000          |
| POS1CNT     | 01E4  |        |        |         |        |        |        |           | Po    | sition Cour | nter<15:0> |           |       |        |        |       |          | 0000          |
| MAX1CNT     | 01E6  |        |        |         |        |        |        |           | Ма    | aximum Co   | unt<15:0>  |           |       |        |        |       |          | FFFF          |

Legend: u = uninitialized bit, — = unimplemented, read as '0'

#### TABLE 4-15: QEI2 REGISTER MAP

| SFR<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9     | Bit 8 | Bit 7       | Bit 6      | Bit 5     | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0    | All<br>Resets |
|-------------|-------|--------|--------|---------|--------|--------|--------|-----------|-------|-------------|------------|-----------|-------|--------|--------|-------|----------|---------------|
| QEI2CON     | 01F0  | CNTERR | _      | QEISIDL | INDX   | UPDN   | Q      | QEIM<2:0> |       |             | PCDOUT     | TQGATE    | TQCKP | S<1:0> | POSRES | TQCS  | UPDN_SRC | 0000          |
| DFLT2CON    | 01F2  | _      | _      | _       | _      | _      | IMV<   | <1:0>     | CEID  | QEOUT       |            | QECK<2:0> |       | _      | _      | _     | _        | 0000          |
| POS2CNT     | 01F4  |        |        |         |        |        |        |           | Po    | sition Cour | nter<15:0> |           |       |        |        |       |          | 0000          |
| MAX2CNT     | 01F6  |        |        |         |        |        |        |           | Ma    | aximum Co   | unt<15:0>  |           |       |        |        |       |          | FFFF          |

Legend: u = uninitialized bit, - = unimplemented, read as '0'

### TABLE 4-16: HIGH-SPEED PWM REGISTER MAP

| File Name | Addr<br>Offset | Bit 15        | Bit 14    | Bit 13 | Bit 12 | Bit 11 | Bit 10        | Bit 9     | Bit 8    | Bit 7  | Bit 6 | Bit 5   | Bit 4 | Bit 3 | Bit 2 | Bit 1      | Bit 0 | All<br>Resets |
|-----------|----------------|---------------|-----------|--------|--------|--------|---------------|-----------|----------|--------|-------|---------|-------|-------|-------|------------|-------|---------------|
| PTCON     | 0400           | PTEN          | _         | PTSIDL | SESTAT | SEIEN  | EIPU          | SYNCPOL   | SYNCOEN  | SYNCEN | SY    | NCSRC<2 | :0>   |       | SEVTF | °S<3:0>    |       | 0000          |
| PTCON2    | 0402           | _             | _         | _      | _      | _      | _             | _         | _        | _      | _     | _       | _     | _     | P     | CLKDIV<2:0 | >     | 0000          |
| PTPER     | 0404           |               |           |        |        |        |               |           | PTPER<15 | :0>    |       |         |       |       |       |            |       | FFF8          |
| SEVTCMP   | 0406           | SEVTCMP<15:3> |           |        |        |        |               |           |          |        |       |         |       |       |       |            | 0000  |               |
| MDC       | 040A           |               | MDC<15:0> |        |        |        |               |           |          |        |       |         |       |       |       |            |       | 0000          |
| STCON     | 040E           | _             | _         | _      | SESTAT | SEIEN  | EIPU          | SYNCPOL   | SYNCOEN  | SYNCEN | SY    | NCSRC<2 | :0>   |       | SEVTF | °S<3:0>    |       | 0000          |
| STCON2    | 0410           | _             | _         | _      | _      | _      | _             | _         | _        | _      | _     | _       | _     | _     | P     | CLKDIV<2:0 | >     | 0000          |
| STPER     | 0412           |               |           |        |        |        |               |           | PTPER<15 | :0>    |       |         |       |       |       |            |       | FFF8          |
| SSEVTCMP  | 0414           |               |           |        |        |        | SS            | EVTCMP<15 | :3>      |        |       |         |       |       | _     | _          | _     | 0000          |
| CHOP      | 041A           | CHPCLKEN      | -         | _      | —      | _      | - CHOP<9:3> 0 |           |          |        |       |         |       |       |       |            |       |               |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-17: HIGH-SPEED PWM GENERATOR 1 REGISTER MAP

| File Name | Addr<br>Offset | Bit 15  | Bit 14        | Bit 13                                                      | Bit 12  | Bit 11                                                    | Bit 10 | Bit 9      | Bit 8    | Bit 7  | Bit 6  | Bit 5   | Bit 4  | Bit 3 | Bit 2    | Bit 1 | Bit 0  | All<br>Resets |
|-----------|----------------|---------|---------------|-------------------------------------------------------------|---------|-----------------------------------------------------------|--------|------------|----------|--------|--------|---------|--------|-------|----------|-------|--------|---------------|
| PWMCON1   | 0420           | FLTSTAT | CLSTAT        | TRGSTAT                                                     | FLTIEN  | CLIEN                                                     | TRGIEN | ITB        | MDCS     | DTC<   | 1:0>   | DTCP    | _      | MTBS  | CAM      | XPRES | IUE    | 0000          |
| IOCON1    | 0422           | PENH    | PENL          | POLH                                                        | POLL    | PMOD                                                      | <1:0>  | OVRENH     | OVRENL   | OVRDA  | T<1:0> | FLTDA   | T<1:0> | CLDA  | T<1:0>   | SWAP  | OSYNC  | 0000          |
| FCLCON1   | 0424           | IFLTMOD |               | (                                                           | CLSRC<4 | :0>                                                       |        | CLPOL      | CLMOD    |        | Fl     | TSRC<4: | )>     |       | FLTPOL   | FLTMO | D<1:0> | 0000          |
| PDC1      | 0426           |         |               |                                                             |         |                                                           |        |            | PDC1<1   | 5:0>   |        |         |        |       |          |       |        | 0000          |
| PHASE1    | 0428           |         |               |                                                             |         |                                                           |        |            | PHASE1<  | 15:0>  |        |         |        |       |          |       |        | 0000          |
| DTR1      | 042A           | _       |               |                                                             |         |                                                           |        |            |          |        |        |         |        |       |          |       |        | 0000          |
| ALTDTR1   | 042C           | _       | ALTDTR1<13:0> |                                                             |         |                                                           |        |            |          |        |        |         |        |       |          |       |        | 0000          |
| SDC1      | 042E           |         | SDC1<15:0>    |                                                             |         |                                                           |        |            |          |        |        |         |        |       |          |       |        | 0000          |
| SPHASE1   | 0430           |         |               |                                                             |         |                                                           |        |            | SPHASE1< | :15:0> |        |         |        |       |          |       |        | 0000          |
| TRIG1     | 0432           |         |               |                                                             |         |                                                           | TRGC   | CMP<15:3>  |          |        |        |         |        |       | _        | —     | _      | 0000          |
| TRGCON1   | 0434           |         | TRGDI         | V<3:0>                                                      |         | _                                                         | _      | _          | _        | DTM    | _      |         |        | TRG   | STRT<5:0 | >     |        | 0000          |
| STRIG1    | 0436           |         |               |                                                             |         |                                                           | STRG   | CMP<15:3>  |          |        |        |         |        |       | _        | _     | _      | 0000          |
| PWMCAP1   | 0438           |         |               |                                                             |         |                                                           | PWMC   | CAP1<15:3> |          |        |        |         |        |       | _        | _     | _      | 0000          |
| LEBCON1   | 043A           | PHR     | PHF           | PLR                                                         | PLF     | PLF FLTLEBEN CLLEBEN — — — BCH BCL BPHH BPHL BPLH BPLL 00 |        |            |          |        |        |         |        |       |          | 0000  |        |               |
| LEBDLY1   | 043C           | _       | —             | LEB<11:3> 0                                                 |         |                                                           |        |            |          |        |        |         |        |       |          |       | 0000   |               |
| AUXCON1   | 043E           | HRPDIS  | HRDDIS        | HRDDIS – – BLANKSEL<3:0> – – CHOPSEL<3:0> CHOPHEN CHOPLEN 0 |         |                                                           |        |            |          |        |        |         |        |       |          | 0000  |        |               |

## TABLE 4-18: HIGH-SPEED PWM GENERATOR 2 REGISTER MAP

| File Name | Addr<br>Offset | Bit 15  | Bit 14     | Bit 13  | Bit 12                                          | Bit 11                                                       | Bit 10 | Bit 9     | Bit 8       | Bit 7 | Bit 6  | Bit 5   | Bit 4  | Bit 3 | Bit 2     | Bit 1 | Bit 0   | All<br>Resets |
|-----------|----------------|---------|------------|---------|-------------------------------------------------|--------------------------------------------------------------|--------|-----------|-------------|-------|--------|---------|--------|-------|-----------|-------|---------|---------------|
| PWMCON2   | 0440           | FLTSTAT | CLSTAT     | TRGSTAT | FLTIEN                                          | CLIEN                                                        | TRGIEN | ITB       | MDCS        | DTC<  | :1:0>  | DTCP    | —      | MTBS  | CAM       | XPRES | IUE     | 0000          |
| IOCON2    | 0442           | PENH    | PENL       | POLH    | POLL                                            | PMOD                                                         | <1:0>  | OVRENH    | OVRENL      | OVRDA | T<1:0> | FLTDA   | T<1:0> | CLDA  | \T<1:0>   | SWAP  | OSYNC   | 0000          |
| FCLCON2   | 0444           | IFLTMOD |            | (       | CLSRC<4:                                        | 0>                                                           |        | CLPOL     | CLMOD       |       | FL     | TSRC<4: | 0>     |       | FLTPOL    | FLTMC | )D<1:0> | 0000          |
| PDC2      | 0446           |         |            |         |                                                 |                                                              |        |           | PDC2<15:0>  |       |        |         |        |       |           |       |         | 0000          |
| PHASE2    | 0448           |         |            |         |                                                 |                                                              |        | Р         | HASE2<15:0  | >     |        |         |        |       |           |       |         | 0000          |
| DTR2      | 044A           | -       |            |         |                                                 |                                                              |        |           |             |       |        |         |        |       |           |       |         | 0000          |
| ALTDTR2   | 044C           | -       |            |         |                                                 |                                                              |        |           |             |       |        |         |        |       |           |       |         | 0000          |
| SDC2      | 044E           |         | SDC2<15:0> |         |                                                 |                                                              |        |           |             |       |        |         |        |       |           |       |         | 0000          |
| SPHASE2   | 0450           |         |            |         |                                                 |                                                              |        | SF        | PHASE2<15:0 | )>    |        |         |        |       |           |       |         | 0000          |
| TRIG2     | 0452           |         |            |         |                                                 |                                                              | TRGCN  | /IP<15:3> |             |       |        |         |        |       | —         |       | _       | 0000          |
| TRGCON2   | 0454           |         | TRGDI      | V<3:0>  |                                                 | _                                                            |        | _         |             | DTM   | —      |         |        | TRO   | GSTRT<5:0 | )>    |         | 0000          |
| STRIG2    | 0456           |         |            |         |                                                 |                                                              | STRGC  | MP<15:3>  |             |       |        |         |        |       | —         |       | _       | 0000          |
| PWMCAP2   | 0458           |         |            |         |                                                 |                                                              | PWMCA  | VP2<15:3> |             |       |        |         |        |       | —         |       | _       | 0000          |
| LEBCON2   | 045A           | PHR     | PHF        | PLR     | PLF                                             | LF FLTLEBEN CLLEBEN — — — — BCH BCL BPHH BPHL BPLH BPLL 0000 |        |           |             |       |        |         |        |       |           |       | 0000    |               |
| LEBDLY2   | 045C           | —       | _          | _       | -                                               | LEB<11:3>000                                                 |        |           |             |       |        |         |        |       |           |       |         | 0000          |
| AUXCON2   | 045E           | HRPDIS  | HRDDIS     |         | - BLANKSEL<3:0> CHOPSEL<3:0> CHOPHEN CHOPLEN 00 |                                                              |        |           |             |       |        |         |        |       |           |       | 0000    |               |

| TABLE 4   | -19:           | HIGH-S  | SPEED    | PWM GE  | NERAT     | OR 3 RE                                            | GISTER | MAP           |             |          |        |                                                     |        |       |          |       |        |               |  |  |  |
|-----------|----------------|---------|----------|---------|-----------|----------------------------------------------------|--------|---------------|-------------|----------|--------|-----------------------------------------------------|--------|-------|----------|-------|--------|---------------|--|--|--|
| File Name | Addr<br>Offset | Bit 15  | Bit 14   | Bit 13  | Bit 12    | Bit 11                                             | Bit 10 | Bit 9         | Bit 8       | Bit 7    | Bit 6  | Bit 5                                               | Bit 4  | Bit 3 | Bit 2    | Bit 1 | Bit 0  | All<br>Resets |  |  |  |
| PWMCON3   | 0460           | FLTSTAT | CLSTAT   | TRGSTAT | FLTIEN    | CLIEN                                              | TRGIEN | ITB           | MDCS        | DTC<     | :1:0>  | DTCP                                                |        | MTBS  | CAM      | XPRES | IUE    | 0000          |  |  |  |
| IOCON3    | 0462           | PENH    | PENL     | POLH    | POLL      | PMOD                                               | <1:0>  | OVRENH        | OVRENL      | OVRDA    | T<1:0> | FLTDA                                               | T<1:0> | CLDA  | AT<1:0>  | SWAP  | OSYNC  | 0000          |  |  |  |
| FCLCON3   | 0464           | IFLTMOD |          |         | CLSRC<4:( | )>                                                 |        | CLPOL         | CLMOD       |          | FL     | TSRC<4:                                             | )>     |       | FLTPOL   | FLTMC | D<1:0> | 0000          |  |  |  |
| PDC3      | 0466           |         |          |         |           |                                                    |        | F             | PDC3<15:0>  |          |        |                                                     |        |       |          |       |        | 0000          |  |  |  |
| PHASE3    | 0468           |         |          |         |           |                                                    |        | PH            | IASE3<15:0> |          |        |                                                     |        |       |          |       |        | 0000          |  |  |  |
| DTR3      | 046C           | -       |          |         |           |                                                    |        |               | DT          | R3<13:0> |        |                                                     |        |       |          |       |        | 0000          |  |  |  |
| ALTDTR3   | 046C           |         |          |         |           |                                                    |        |               |             |          |        |                                                     |        |       |          |       | 0000   |               |  |  |  |
| SDC3      | 046E           |         |          |         |           |                                                    |        |               |             |          |        |                                                     |        |       |          |       | 0000   |               |  |  |  |
| SPHASE3   | 0470           |         |          |         |           |                                                    |        | SP            | HASE3<15:0> | >        |        |                                                     |        |       |          |       |        | 0000          |  |  |  |
| TRIG3     | 0472           |         |          |         |           |                                                    | TRGCM  | IP<15:3>      |             |          |        |                                                     |        |       | —        | _     | _      | 0000          |  |  |  |
| TRGCON3   | 0474           |         | TRGD     | IV<3:0> |           | _                                                  | _      | _             | _           | DTM      | _      |                                                     |        | TRO   | GSTRT<5: | 0>    | •      | 0000          |  |  |  |
| STRIG3    | 0476           |         |          |         |           |                                                    | STRGC  | MP<15:3>      |             |          |        |                                                     |        |       | —        | _     | _      | 0000          |  |  |  |
| PWMCAP3   | 0478           |         |          |         |           |                                                    | PWMCA  | P3<15:3>      |             |          |        |                                                     |        |       | _        | _     | _      | 0000          |  |  |  |
| LEBCON3   | 047A           | PHR     | PHF      | PLR     | PLF       | FLTLEBEN CLLEBEN BCH BCL BPHH BPHL BPLH BPLL 00    |        |               |             |          |        |                                                     |        |       | 0000     |       |        |               |  |  |  |
| LEBDLY3   | 047C           |         | —        | _       | _         | LEB<11:3> — — — 00                                 |        |               |             |          |        |                                                     |        |       | 0000     |       |        |               |  |  |  |
| AUXCON3   | 047E           | HRPDIS  | HRDDIS   | _       | _         | BLANKSEL<3:0> — — CHOPSEL<3:0> CHOPHEN CHOPLEN 000 |        |               |             |          |        |                                                     |        |       | 0000     |       |        |               |  |  |  |
| Legend:   |                |         | on Deast |         | montod ro |                                                    |        | a ahaun in ha |             |          |        | d read as '0' Reset values are shown in hexadecimal |        |       |          |       |        |               |  |  |  |

#### 11101 40 ODE D14/84 OFNED ^ DECIOTE

# TABLE 4-20: HIGH-SPEED PWM GENERATOR 4 REGISTER MAP

| File Name | Addr<br>Offset | Bit 15  | Bit 14 | Bit 13  | Bit 12   | Bit 11             | Bit 10             | Bit 9     | Bit 8     | Bit 7 | Bit 6   | Bit 5    | Bit 4  | Bit 3   | Bit 2     | Bit 1   | Bit 0   | All<br>Resets |
|-----------|----------------|---------|--------|---------|----------|--------------------|--------------------|-----------|-----------|-------|---------|----------|--------|---------|-----------|---------|---------|---------------|
| PWMCON4   | 0480           | FLTSTAT | CLSTAT | TRGSTAT | FLTIEN   | CLIEN              | TRGIEN             | ITB       | MDCS      | DTC   | <1:0>   | DTCP     | —      | MTBS    | CAM       | XPRES   | IUE     | 0000          |
| IOCON4    | 0482           | PENH    | PENL   | POLH    | POLL     | PMOD               | <1:0>              | OVRENH    | OVRENL    | OVRDA | \T<1:0> | FLTDA    | T<1:0> | CLDA    | \T<1:0>   | SWAP    | OSYNC   | 0000          |
| FCLCON4   | 0484           | IFLTMOD |        |         | CLSRC<4: | 0>                 |                    | CLPOL     | CLMOD     |       | FL      | TSRC<4:0 | >      |         | FLTPOL    | FLTMO   | )D<1:0> | 0000          |
| PDC4      | 0486           |         |        |         |          |                    |                    |           | PDC4<15:0 | )>    |         |          |        |         |           |         |         | 0000          |
| PHASE4    | 0488           |         |        |         |          |                    |                    | P         | HASE4<15  | :0>   |         |          |        |         |           |         |         | 0000          |
| DTR4      | 048A           | _       | _      |         |          |                    | ALTDTR4<13:0> 0000 |           |           |       |         |          |        |         |           |         |         | 0000          |
| ALTDTR4   | 048A           | —       |        |         |          | ALTDTR4<13:0> 0000 |                    |           |           |       |         |          |        |         |           | 0000    |         |               |
| SDC4      | 048E           |         |        |         |          | SDC4<15:0> 0000    |                    |           |           |       |         |          |        |         |           | 0000    |         |               |
| SPHASE4   | 0490           |         |        |         |          |                    |                    | SI        | PHASE4<1  | 5:0>  |         |          |        |         |           |         |         | 0000          |
| TRIG4     | 0492           |         |        |         |          |                    | TRGCM              | P<15:3>   |           |       |         |          |        |         | _         | —       | —       | 0000          |
| TRGCON4   | 0494           |         | TRGD   | IV<3:0> |          | _                  | —                  | _         | _         | DTM   | —       |          |        | TRO     | GSTRT<5:( | )>      |         | 0000          |
| STRIG4    | 0496           |         |        |         |          |                    | STRGC              | /IP<15:3> |           |       |         |          |        |         | _         | —       | —       | 0000          |
| PWMCAP4   | 0498           |         |        |         |          |                    | PWMCA              | P4<15:3>  |           |       |         |          |        |         | _         | —       | —       | 0000          |
| LEBCON4   | 049A           | PHR     | PHF    | PLR     | PLF      |                    |                    |           |           |       |         |          |        |         | 0000      |         |         |               |
| LEBDLY4   | 049C           | —       |        | _       | _        |                    |                    |           | LEB<      | 11:3> |         |          |        |         | _         | _       | _       | 0000          |
| AUXCON4   | 049E           | HRPDIS  | HRDDIS | _       | _        |                    | BLANKSE            | L<3:0>    |           | -     | _       |          | CHOPS  | EL<3:0> |           | CHOPHEN | CHOPLEN | 0000          |

| TABLE 4   | -21:           | HIGH-S  | SPEED    | PWM GE    | NERAT     | OR 5 RE                                          | GISTER        | MAP          |           |       |         |          |        |         |          |         |         |               |
|-----------|----------------|---------|----------|-----------|-----------|--------------------------------------------------|---------------|--------------|-----------|-------|---------|----------|--------|---------|----------|---------|---------|---------------|
| File Name | Addr<br>Offset | Bit 15  | Bit 14   | Bit 13    | Bit 12    | Bit 11                                           | Bit 10        | Bit 9        | Bit 8     | Bit 7 | Bit 6   | Bit 5    | Bit 4  | Bit 3   | Bit 2    | Bit 1   | Bit 0   | All<br>Resets |
| PWMCON5   | 04A0           | FLTSTAT | CLSTAT   | TRGSTAT   | FLTIEN    | CLIEN                                            | TRGIEN        | ITB          | MDCS      | DTC<  | <1:0>   | DTCP     | —      | MTBS    | CAM      | XPRES   | IUE     | 0000          |
| IOCON5    | 04A2           | PENH    | PENL     | POLH      | POLL      | PMOD                                             | <1:0>         | OVRENH       | OVRENL    | OVRDA | \T<1:0> | FLTDA    | T<1:0> | CLDA    | \T<1:0>  | SWAP    | OSYNC   | 0000          |
| FCLCON5   | 04A4           | IFLTMOD |          |           | CLSRC<4:  | 0>                                               |               | CLPOL        | CLMOD     |       | FĽ      | TSRC<4:0 | >      |         | FLTPOL   | FLTMO   | D<1:0>  | 0000          |
| PDC5      | 04A6           |         |          |           |           |                                                  |               |              | PDC5<15:0 | >     |         |          |        |         |          |         |         | 0000          |
| PHASE5    | 04A8           |         |          |           |           |                                                  |               | P            | HASE5<15  | :0>   |         |          |        |         |          |         |         | 0000          |
| DTR5      | 04AA           | _       | —        |           |           |                                                  |               |              |           |       |         |          |        |         |          |         | 0000    |               |
| ALTDTR5   | 04AA           | _       | —        |           |           | ALTDTR5<13:0> 0000                               |               |              |           |       |         |          |        |         |          |         | 0000    |               |
| SDC5      | 04AE           |         |          |           |           |                                                  |               |              |           |       |         |          |        |         |          |         | 0000    |               |
| SPHASE5   | 04B0           |         |          |           |           |                                                  |               | SI           | PHASE5<18 | 5:0>  |         |          |        |         |          |         |         | 0000          |
| TRIG5     | 04B2           |         |          |           |           |                                                  | TRGCM         | P<15:3>      |           |       |         |          |        |         | _        | _       | _       | 0000          |
| TRGCON5   | 04B4           |         | TRGD     | V<3:0>    |           | _                                                | _             | —            | —         | DTM   | _       |          |        | TRG     | STRT<5:0 | 0>      |         | 0000          |
| STRIG5    | 04B6           |         |          |           |           |                                                  | STRGC         | /IP<15:3>    |           |       |         |          |        |         | _        | _       | _       | 0000          |
| PWMCAP5   | 04B8           |         |          |           |           |                                                  | PWMCA         | P5<15:3>     |           |       |         |          |        |         | _        | _       | _       | 0000          |
| LEBCON5   | 04BA           | PHR     | PHF      | PLR       | PLF       | FLTLEBEN CLLEBEN BCH BCL BPHH BPHL BPLH BPLL 000 |               |              |           |       |         |          |        |         | 0000     |         |         |               |
| LEBDLY5   | 04BC           | _       | _        | _         | _         |                                                  |               |              |           |       |         |          |        |         | 0000     |         |         |               |
| AUXCON5   | 04BE           | HRPDIS  | HRDDIS   | _         | _         |                                                  | BLANKSE       | L<3:0>       |           |       | _       |          | CHOPS  | EL<3:0> | •        | CHOPHEN | CHOPLEN | 0000          |
| Logond:   |                |         | on Boast | – unimple | monted re | ad as '0' Res                                    | act values or | o obown in l | ovodooimo |       |         |          |        |         |          | •       |         | -             |

#### 24 11101 ODE OFNED ATOD DEDIOTE

# TABLE 4-22: HIGH-SPEED PWM GENERATOR 6 REGISTER MAP

| File Name | Addr<br>Offset | Bit 15  | Bit 14 | Bit 13  | Bit 12   | Bit 11                                                                                                                                                                                                   | Bit 10                              | Bit 9     | Bit 8     | Bit 7 | Bit 6  | Bit 5    | Bit 4  | Bit 3   | Bit 2    | Bit 1   | Bit 0   | All<br>Resets |
|-----------|----------------|---------|--------|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------|-----------|-------|--------|----------|--------|---------|----------|---------|---------|---------------|
| PWMCON6   | 04C0           | FLTSTAT | CLSTAT | TRGSTAT | FLTIEN   | CLIEN                                                                                                                                                                                                    | TRGIEN                              | ITB       | MDCS      | DTC<  | <1:0>  | DTCP     | —      | MTBS    | CAM      | XPRES   | IUE     | 0000          |
| IOCON6    | 04C2           | PENH    | PENL   | POLH    | POLL     | PMOD                                                                                                                                                                                                     | <1:0>                               | OVRENH    | OVRENL    | OVRDA | T<1:0> | FLTDA    | T<1:0> | CLDA    | \T<1:0>  | SWAP    | OSYNC   | 0000          |
| FCLCON6   | 04C4           | IFLTMOD |        |         | CLSRC<4: | 0>                                                                                                                                                                                                       |                                     | CLPOL     | CLMOD     |       | FL     | TSRC<4:0 | >      |         | FLTPOL   | FLTMO   | D<1:0>  | 0000          |
| PDC6      | 04C6           |         |        |         |          |                                                                                                                                                                                                          |                                     |           | PDC6<15:0 | )>    |        |          |        |         |          |         |         | 0000          |
| PHASE6    | 04C8           |         |        |         |          |                                                                                                                                                                                                          |                                     | P         | HASE6<15  | :0>   |        |          |        |         |          |         |         | 0000          |
| DTR6      | 04CA           | _       | _      |         |          |                                                                                                                                                                                                          | ALTDTR6<13:0> 0000                  |           |           |       |        |          |        |         |          |         | 0000    |               |
| ALTDTR6   | 04CA           | _       | —      |         |          |                                                                                                                                                                                                          | ALTDTR6<13:0> 000                   |           |           |       |        |          |        |         |          |         | 0000    |               |
| SDC6      | 04CE           |         |        |         |          |                                                                                                                                                                                                          | ALTDTR6<13:0> 000<br>SDC6<15:0> 000 |           |           |       |        |          |        |         |          | 0000    |         |               |
| SPHASE6   | 04D0           |         |        |         |          |                                                                                                                                                                                                          | ALTDTR6<13:0> 000<br>SDC6<15:0> 000 |           |           |       |        |          |        |         |          |         | 0000    |               |
| TRIG6     | 04D2           |         |        |         |          |                                                                                                                                                                                                          | TRGCM                               | P<15:3>   |           |       |        |          |        |         |          | _       | —       | 0000          |
| TRGCON6   | 04D4           |         | TRGD   | IV<3:0> |          | _                                                                                                                                                                                                        |                                     | _         | —         | DTM   |        |          |        | TRO     | GSTRT<5: | )>      |         | 0000          |
| STRIG6    | 04D6           |         |        |         |          |                                                                                                                                                                                                          | STRGC                               | /IP<15:3> |           |       |        |          |        |         |          | _       | —       | 0000          |
| PWMCAP6   | 04D8           |         |        |         |          |                                                                                                                                                                                                          | PWMCA                               | P6<15:3>  |           |       |        |          |        |         |          | _       | —       | 0000          |
| LEBCON6   | 04DA           | PHR     | PHF    | PLR     | PLF      |                                                                                                                                                                                                          |                                     |           |           |       |        |          |        | 0000    |          |         |         |               |
| LEBDLY6   | 04DC           | _       | —      | _       | _        | −     −     −     DTM     −     TRGSTRT<5:0>       STRGCMP<15:3>     −     −     −       PWMCAP6<15:3>     −     −     −       F     FLTLEBEN     CLLEBEN     −     −     BCH     BPHH     BPLH     BPLL |                                     |           |           |       |        |          |        | 0000    |          |         |         |               |
| AUXCON6   | 04DE           | HRPDIS  | HRDDIS | _       | _        |                                                                                                                                                                                                          | BLANKSE                             | L<3:0>    |           | _     | —      |          | CHOPS  | EL<3:0> |          | CHOPHEN | CHOPLEN | 0000          |
| Logondy   |                |         | - ·    |         |          | ad as 'o' Bor                                                                                                                                                                                            |                                     |           |           |       |        |          |        |         |          |         |         |               |

| File Name | Addr<br>Offset | Bit 15  | Bit 14 | Bit 13  | Bit 12  | Bit 11   | Bit 10  | Bit 9     | Bit 8     | Bit 7    | Bit 6  | Bit 5    | Bit 4  | Bit 3   | Bit 2     | Bit 1   | Bit 0   | All<br>Resets |
|-----------|----------------|---------|--------|---------|---------|----------|---------|-----------|-----------|----------|--------|----------|--------|---------|-----------|---------|---------|---------------|
| PWMCON7   | 04E0           | FLTSTAT | CLSTAT | TRGSTAT | FLTIEN  | CLIEN    | TRGIEN  | ITB       | MDCS      | DTC<     | <1:0>  | DTCP     | _      | MTBS    | CAM       | XPRES   | IUE     | 0000          |
| IOCON7    | 04E2           | PENH    | PENL   | POLH    | POLL    | PMOD     | <1:0>   | OVRENH    | OVRENL    | OVRDA    | T<1:0> | FLTDA    | T<1:0> | CLDA    | AT<1:0>   | SWAP    | OSYNC   | 0000          |
| FCLCON7   | 04E4           | IFLTMOD |        |         | CLSRC<4 | 0>       |         | CLPOL     | CLMOD     |          | FL     | TSRC<4:0 | >      |         | FLTPOL    | FLTMO   | D<1:0>  | 0000          |
| PDC7      | 04E6           |         |        |         |         |          |         |           | PDC7<15:0 | )>       |        |          |        |         |           |         |         | 0000          |
| PHASE7    | 04E8           |         |        |         |         |          |         | F         | HASE7<15  | :0>      |        |          |        |         |           |         |         | 0000          |
| DTR7      | 04EA           | _       |        |         |         |          |         |           |           | DTR7<13: | 0>     |          |        |         |           |         |         | 0000          |
| ALTDTR7   | 04EA           | _       | _      |         |         |          |         |           | A         | _TDTR7<1 | 3:0>   |          |        |         |           |         |         | 0000          |
| SDC7      | 04EE           |         |        |         |         |          |         |           |           |          |        |          |        |         |           | 0000    |         |               |
| SPHASE7   | 04F0           |         |        |         |         |          |         | SI        | PHASE7<1  | 5:0>     |        |          |        |         |           |         |         | 0000          |
| TRIG7     | 04F2           |         |        |         |         |          | TRGCM   | P<15:3>   |           |          |        |          |        |         | _         | —       | _       | 0000          |
| TRGCON7   | 04F4           |         | TRGD   | IV<3:0> |         | _        | _       | _         | _         | DTM      | _      |          |        | TRO     | GSTRT<5:0 | )>      |         | 0000          |
| STRIG7    | 04F6           |         |        |         |         |          | STRGCN  | /IP<15:3> |           |          |        |          |        |         | —         | —       | _       | 0000          |
| PWMCAP7   | 04F8           |         |        |         |         |          | PWMCA   | P7<15:3>  |           |          |        |          |        |         | _         | _       | _       | 0000          |
| LEBCON7   | 04FA           | PHR     | PHF    | PLR     | PLF     | FLTLEBEN | CLLEBEN | _         | _         | _        | _      | BCH      | BCL    | BPHH    | BPHL      | BPLH    | BPLL    | 0000          |
| LEBDLY7   | 04FC           | —       | —      | _       |         |          |         | •         | LEB<      | 11:3>    |        | •        |        |         | _         | —       | —       | 0000          |
| AUXCON7   | 04FE           | HRPDIS  | HRDDIS | _       | —       |          | BLANKSE | L<3:0>    |           | _        | —      |          | CHOPS  | EL<3:0> |           | CHOPHEN | CHOPLEN | 0000          |

| TABLE 4   | -24:           | HIGH-S      | <b>SPEED</b> | PWM GE  |           | OR 8 RE                                          | GISTER        | MAP (E     | XCLUD      | ES dsF | PIC33F  | J32GS    | 406 AN | ID dsF  | PIC33F  | J64GS40 | 6 DEVIC | ES)           |
|-----------|----------------|-------------|--------------|---------|-----------|--------------------------------------------------|---------------|------------|------------|--------|---------|----------|--------|---------|---------|---------|---------|---------------|
| File Name | Addr<br>Offset | Bit 15      | Bit 14       | Bit 13  | Bit 12    | Bit 11                                           | Bit 10        | Bit 9      | Bit 8      | Bit 7  | Bit 6   | Bit 5    | Bit 4  | Bit 3   | Bit 2   | Bit 1   | Bit 0   | All<br>Resets |
| PWMCON8   | 0500           | FLTSTAT     | CLSTAT       | TRGSTAT | FLTIEN    | CLIEN                                            | TRGIEN        | ITB        | MDCS       | DTC    | <1:0>   | DTCP     | —      | MTBS    | CAM     | XPRES   | IUE     | 0000          |
| IOCON8    | 0502           | PENH        | PENL         | POLH    | POLL      | PMOD                                             | <1:0>         | OVRENH     | OVRENL     | OVRDA  | \T<1:0> | FLTDA    | T<1:0> | CLDA    | \T<1:0> | SWAP    | OSYNC   | 0000          |
| FCLCON8   | 0504           | IFLTMOD     |              |         | CLSRC<4:  | 0>                                               |               | CLPOL      | CLMOD      |        | FL      | TSRC<4:0 | >      |         | FLTPOL  | FLTMC   | D<1:0>  | 0000          |
| PDC8      | 0506           |             |              |         |           |                                                  |               |            | PDC8<15:0  | )>     |         |          |        |         |         |         |         | 0000          |
| PHASE8    | 0508           |             |              |         |           |                                                  |               | F          | HASE8<15   | :0>    |         |          |        |         |         |         |         | 0000          |
| DTR8      | 050A           | _           | _            |         |           | DTR8<13:0> 0000<br>ALTDTR8<13:0> 0000            |               |            |            |        |         |          |        |         |         | 0000    |         |               |
| ALTDTR8   | 050A           | _           | _            |         |           | ALTDTR8<13:0> 0000                               |               |            |            |        |         |          |        |         |         | 0000    |         |               |
| SDC8      | 050E           |             |              |         |           | ALTDTR8<13:0> 0000<br>SDC8<15:0> 0000            |               |            |            |        |         |          |        |         |         | 0000    |         |               |
| SPHASE8   | 0510           |             |              |         |           |                                                  |               | S          | PHASE8<1   | 5:0>   |         |          |        |         |         |         |         | 0000          |
| TRIG8     | 0512           |             |              |         |           |                                                  | TRGCM         | 1P<15:3>   |            |        |         |          |        |         | —       | _       | _       | 0000          |
| TRGCON8   | 0514           |             | TRGD         | IV<3:0> |           | —                                                | _             | _          | _          | DTM    | _       |          |        | TRO     | STRT<5: | 0>      |         | 0000          |
| STRIG8    | 0516           |             |              |         |           |                                                  | STRGC         | MP<15:3>   |            |        |         |          |        |         | _       | _       | _       | 0000          |
| PWMCAP8   | 0518           |             |              |         |           |                                                  | PWMCA         | P8<15:3>   |            |        |         |          |        |         | —       | _       | _       | 0000          |
| LEBCON8   | 051A           | PHR         | PHF          | PLR     | PLF       | FLTLEBEN CLLEBEN BCH BCL BPHH BPHL BPLH BPLL 000 |               |            |            |        |         |          |        |         | 0000    |         |         |               |
| LEBDLY8   | 051C           | —           | —            | _       | _         |                                                  | -             | ·          | LEB<       | 11:3>  | •       | •        | •      |         | _       | _       | —       | 0000          |
| AUXCON8   | 051E           | HRPDIS      | HRDDIS       | _       | _         |                                                  | BLANKSE       | EL<3:0>    |            | _      |         |          | CHOPS  | EL<3:0> | •       | CHOPHEN | CHOPLEN | 0000          |
| Legend:   | v = un         | known value | on Reset     |         | montod re | ad as '0' Res                                    | sot values ar | e shown in | hovadocima | 1      |         |          |        |         |         |         |         |               |

| File Name | Addr<br>Offset | Bit 15  | Bit 14 | Bit 13  | Bit 12   | Bit 11                                | Bit 10  | Bit 9     | Bit 8     | Bit 7 | Bit 6  | Bit 5    | Bit 4  | Bit 3 | Bit 2    | Bit 1 | Bit 0  | All<br>Resets |  |  |
|-----------|----------------|---------|--------|---------|----------|---------------------------------------|---------|-----------|-----------|-------|--------|----------|--------|-------|----------|-------|--------|---------------|--|--|
| PWMCON9   | 0520           | FLTSTAT | CLSTAT | TRGSTAT | FLTIEN   | CLIEN                                 | TRGIEN  | ITB       | MDCS      | DTC<  | <1:0>  | DTCP     | —      | MTBS  | CAM      | XPRES | IUE    | 0000          |  |  |
| IOCON9    | 0522           | PENH    | PENL   | POLH    | POLL     | PMOD                                  | <1:0>   | OVRENH    | OVRENL    | OVRDA | T<1:0> | FLTDA    | T<1:0> | CLDA  | T<1:0>   | SWAP  | OSYNC  | 0000          |  |  |
| FCLCON9   | 0524           | IFLTMOD |        |         | CLSRC<4: | 0>                                    |         | CLPOL     | CLMOD     |       | FĽ     | TSRC<4:0 | >      |       | FLTPOL   | FLTMO | D<1:0> | 0000          |  |  |
| PDC9      | 0526           |         |        |         |          |                                       |         |           | PDC9<15:0 | )>    |        |          |        |       |          |       |        | 0000          |  |  |
| PHASE9    | 0528           |         |        |         |          |                                       |         | F         | HASE9<15  | :0>   |        |          |        |       |          |       |        | 0000          |  |  |
| DTR9      | 052A           | _       | _      |         |          | DTR9<13:0> 0000<br>ALTDTR9<13:0> 0000 |         |           |           |       |        |          |        |       |          |       | 0000   |               |  |  |
| ALTDTR9   | 052A           | _       | _      |         |          | ALTDTR9<13:0>                         |         |           |           |       |        |          |        |       |          | 0000  |        |               |  |  |
| SDC9      | 052E           |         |        |         |          |                                       |         |           |           |       |        |          |        |       |          | 0000  |        |               |  |  |
| SPHASE9   | 0530           |         |        |         |          |                                       |         | S         | PHASE9<1  | 5:0>  |        |          |        |       |          |       |        | 0000          |  |  |
| TRIG9     | 0532           |         |        |         |          |                                       | TRGCM   | IP<15:3>  |           |       |        |          |        |       | _        | _     | _      | 0000          |  |  |
| TRGCON9   | 0534           |         | TRGD   | IV<3:0> |          | _                                     | _       | _         | _         | DTM   | _      |          |        | TRO   | STRT<5:0 | )>    |        | 0000          |  |  |
| STRIG9    | 0536           |         |        |         |          |                                       | STRGCM  | /IP<15:3> |           |       |        |          |        |       | _        | _     | _      | 0000          |  |  |
| PWMCAP9   | 0538           |         |        |         |          |                                       | PWMCA   | P9<15:3>  |           |       |        |          |        |       | _        | _     | _      | 0000          |  |  |
| LEBCON9   | 053A           | PHR     | PHF    | PLR     | PLF      |                                       |         |           |           |       |        |          |        |       | 0000     |       |        |               |  |  |
| LEBDLY9   | 053C           | —       | _      | —       | _        |                                       |         |           | LEB<      | 11:3> |        |          |        |       | _        | —     | —      | 0000          |  |  |
| AUXCON9   | 053E           | HRPDIS  | HRDDIS | _       |          |                                       | BLANKSE | L<3:0>    |           | _     |        |          |        |       |          |       |        |               |  |  |

#### unimplemented, read as '0'. Reset values are shown in hexadecima Lege

#### TABLE 4-26: I2C1 REGISTER MAP

| SFR Name | SFR<br>Addr | Bit 15  | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8 | Bit 7 | Bit 6 | Bit 5      | Bit 4       | Bit 3    | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|----------|-------------|---------|--------|---------|--------|--------|--------|--------|-------|-------|-------|------------|-------------|----------|-------|-------|-------|---------------|
| I2C1RCV  | 0200        | -       | —      | _       | _      | _      | _      | —      | _     |       |       |            | Receive     | Register |       |       |       | 0000          |
| I2C1TRN  | 0202        | _       | _      | _       | —      |        | _      | _      | -     |       |       |            | Transmit    | Register |       |       |       | OOFF          |
| I2C1BRG  | 0204        | _       | _      | _       | —      |        | _      | _      |       |       |       | Baud Rat   | e Generator | Register |       |       |       | 0000          |
| I2C1CON  | 0206        | I2CEN   | _      | I2CSIDL | SCLREL | IPMIEN | A10M   | DISSLW | SMEN  | GCEN  | STREN | ACKDT      | ACKEN       | RCEN     | PEN   | RSEN  | SEN   | 1000          |
| I2C1STAT | 0208        | ACKSTAT | TRSTAT | _       | —      |        | BCL    | GCSTAT | ADD10 | IWCOL | I2COV | D_A        | Р           | S        | R_W   | RBF   | TBF   | 0000          |
| I2C1ADD  | 020A        | _       | _      | _       | —      |        | _      |        |       |       |       | Address    | Register    |          |       |       |       | 0000          |
| I2C1MSK  | 020C        | —       | —      | _       | —      |        | _      |        |       |       |       | Address Ma | sk Register |          |       |       |       | 0000          |

#### TABLE 4-27: I2C2 REGISTER MAP

| SFR Name | SFR<br>Addr | Bit 15  | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8 | Bit 7 | Bit 6 | Bit 5      | Bit 4       | Bit 3    | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|----------|-------------|---------|--------|---------|--------|--------|--------|--------|-------|-------|-------|------------|-------------|----------|-------|-------|-------|---------------|
| I2C2RCV  | 0210        | _       | —      | _       | —      | _      |        | _      | _     |       |       |            | Receive     | Register |       |       |       | 0000          |
| I2C2TRN  | 0212        | _       | _      | _       | —      |        | _      | _      |       |       |       |            | Transmit    | Register |       |       |       | OOFF          |
| I2C2BRG  | 0214        | —       | —      | _       | —      | _      |        | —      |       |       |       | Baud Rat   | e Generator | Register |       |       |       | 0000          |
| I2C2CON  | 0216        | I2CEN   | _      | I2CSIDL | SCLREL | IPMIEN | A10M   | DISSLW | SMEN  | GCEN  | STREN | ACKDT      | ACKEN       | RCEN     | PEN   | RSEN  | SEN   | 1000          |
| I2C2STAT | 0218        | ACKSTAT | TRSTAT | _       | —      |        | BCL    | GCSTAT | ADD10 | IWCOL | I2COV | D_A        | Р           | S        | R_W   | RBF   | TBF   | 0000          |
| I2C2ADD  | 021A        | —       | —      | _       | _      | _      |        |        |       |       |       | Address    | Register    |          |       |       |       | 0000          |
| I2C2MSK  | 021C        | _       | _      | _       | —      | —      | _      |        |       |       |       | Address Ma | sk Register |          |       |       |       | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-28: UART1 REGISTER MAP

| SFR Name | SFR<br>Addr | Bit 15   | Bit 14 | Bit 13   | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8       | Bit 7        | Bit 6   | Bit 5 | Bit 4       | Bit 3   | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|----------|-------------|----------|--------|----------|--------|--------|--------|-------|-------------|--------------|---------|-------|-------------|---------|-------|--------|-------|---------------|
| U1MODE   | 0220        | UARTEN   | —      | USIDL    | IREN   | RTSMD  | —      | UEN1  | UEN0        | WAKE         | LPBACK  | ABAUD | URXINV      | BRGH    | PDSEI | _<1:0> | STSEL | 0000          |
| U1STA    | 0222        | UTXISEL1 | UTXINV | UTXISEL0 | _      | UTXBRK | UTXEN  | UTXBF | TRMT        | URXISE       | EL<1:0> | ADDEN | RIDLE       | PERR    | FERR  | OERR   | URXDA | 0110          |
| U1TXREG  | 0224        | _        |        | _        | _      | _      | —      | _     |             |              |         | UART  | Transmit Re | egister |       |        |       | XXXX          |
| U1RXREG  | 0226        | _        | _      | _        | _      | _      | —      | _     |             |              |         | UART  | Receive Re  | gister  |       |        |       | 0000          |
| U1BRG    | 0228        |          |        |          |        |        |        |       | Baud Rate 0 | Generator Pr | escaler |       |             |         |       |        |       | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-29: UART2 REGISTER MAP

| SFR<br>Name | SFR<br>Addr | Bit 15   | Bit 14 | Bit 13   | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8      | Bit 7        | Bit 6   | Bit 5 | Bit 4       | Bit 3  | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|-------------|-------------|----------|--------|----------|--------|--------|--------|-------|------------|--------------|---------|-------|-------------|--------|-------|--------|-------|---------------|
| U2MODE      | 0230        | UARTEN   | —      | USIDL    | IREN   | RTSMD  | _      | UEN1  | UEN0       | WAKE         | LPBACK  | ABAUD | URXINV      | BRGH   | PDSE  | _<1:0> | STSEL | 0000          |
| U2STA       | 0232        | UTXISEL1 | UTXINV | UTXISEL0 | _      | UTXBRK | UTXEN  | UTXBF | TRMT       | URXISI       | EL<1:0> | ADDEN | RIDLE       | PERR   | FERR  | OERR   | URXDA | 0110          |
| U2TXREG     | 0234        | _        | _      | _        | _      | _      | _      | _     |            |              |         | UART  | Transmit Re | gister |       |        |       | XXXX          |
| U2RXREG     | 0236        | _        | _      | _        | _      | _      | _      |       |            |              |         |       |             |        |       |        |       | 0000          |
| U2BRG       | 0238        |          |        |          |        |        |        | Bauc  | l Rate Gen | erator Presc | aler    |       |             |        |       |        |       | 0000          |

#### TABLE 4-30: SPI1 REGISTER MAP

| SFR Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9    | Bit 8        | Bit 7        | Bit 6      | Bit 5 | Bit 4 | Bit 3     | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|----------|-------------|--------|--------|---------|--------|--------|--------|----------|--------------|--------------|------------|-------|-------|-----------|-------|--------|--------|---------------|
| SPI1STAT | 0240        | SPIEN  | _      | SPISIDL | —      | —      | —      | —        | —            |              | SPIROV     | —     |       | —         | —     | SPITBF | SPIRBF | 0000          |
| SPI1CON1 | 0242        | -      | _      | _       | DISSCK | DISSDO | MODE16 | SMP      | CKE          | SSEN         | CKP        | MSTEN |       | SPRE<2:0> |       | PPRE   | <1:0>  | 0000          |
| SPI1CON2 | 0244        | FRMEN  | SPIFSD | FRMPOL  | —      | _      | _      | _        | _            | _            | _          | _     | _     | _         | _     | FRMDLY | _      | 0000          |
| SPI1BUF  | 0248        |        |        |         |        |        |        | SPI1 Tra | Insmit and R | eceive Buffe | r Register |       |       |           |       |        |        | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-31: SPI2 REGISTER MAP

| SFR Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9    | Bit 8        | Bit 7        | Bit 6       | Bit 5 | Bit 4 | Bit 3     | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|----------|-------------|--------|--------|---------|--------|--------|--------|----------|--------------|--------------|-------------|-------|-------|-----------|-------|--------|--------|---------------|
| SPI2STAT | 0260        | SPIEN  | _      | SPISIDL | _      | _      | —      | _        |              |              | SPIROV      | —     |       | _         |       | SPITBF | SPIRBF | 0000          |
| SPI2CON1 | 0262        | _      | _      | _       | DISSCK | DISSDO | MODE16 | SMP      | CKE          | SSEN         | CKP         | MSTEN |       | SPRE<2:0> |       | PPRE   | <1:0>  | 0000          |
| SPI2CON2 | 0264        | FRMEN  | SPIFSD | FRMPOL  | _      | _      | _      | -        | _            | _            | _           | _     | _     | _         | _     | FRMDLY | _      | 0000          |
| SPI2BUF  | 0268        |        |        |         |        |        |        | SPI2 Tra | insmit and R | eceive Buffe | er Register |       |       |           |       |        |        | 0000          |

| SFR Name | SFR<br>Addr | Bit 15  | Bit 14 | Bit 13  | Bit 12  | Bit 11 | Bit 10    | Bit 9 | Bit 8   | Bit 7         | Bit 6  | Bit 5   | Bit 4     | Bit 3  | Bit 2     | Bit 1     | Bit 0  | All<br>Resets |
|----------|-------------|---------|--------|---------|---------|--------|-----------|-------|---------|---------------|--------|---------|-----------|--------|-----------|-----------|--------|---------------|
| ADCON    | 0300        | ADON    | _      | ADSIDL  | SLOWCLK | _      | GSWTRG    |       | FORM    | EIE           | ORDER  | SEQSAMP | ASYNCSAMP | _      | ļ         | ADCS<2:0> | >      | 0003          |
| ADPCFG   | 0302        | PCFG15  | PCFG14 | PCFG13  | PCFG12  | PCFG11 | PCFG10    | PCFG9 | PCFG8   | PCFG7         | PCFG6  | PCFG5   | PCFG4     | PCFG3  | PCFG2     | PCFG1     | PCFG0  | 0000          |
| ADPCFG2  | 0304        | _       | _      |         | _       | —      | _         | -     | -       | PCFG23        | PCFG22 | PCFG21  | PCFG20    | PCFG19 | PCFG18    | PCFG17    | PCFG16 | 0000          |
| ADSTAT   | 0306        | _       | _      |         | P12RDY  | P11RDY | P10RDY    | P9RDY | P8RDY   | P7RDY         | P6RDY  | P5RDY   | P4RDY     | P3RDY  | P2RDY     | P1RDY     | P0RDY  | 0000          |
| ADBASE   | 0308        |         |        |         |         |        |           |       | ADBASE< | 15:1>         |        |         |           |        |           | •         |        | 0000          |
| ADCPC0   | 030A        | IRQEN1  | PEND1  | SWTRG1  |         | TR     | GSRC1<4:0 | >     |         | IRQEN0        | PEND0  | SWTRG0  |           | TRGS   | SRC0<4:0> |           |        | 0000          |
| ADCPC1   | 030C        | IRQEN3  | PEND3  | SWTRG3  |         | TR     | GSRC3<4:0 | >     |         | IRQEN2        | PEND2  | SWTRG2  |           | TRGS   | SRC2<4:0> |           |        | 0000          |
| ADCPC2   | 030E        | IRQEN5  | PEND5  | SWTRG5  |         | TR     | GSRC5<4:0 | >     |         | IRQEN4        | PEND4  | SWTRG4  |           | TRGS   | SRC4<4:0> |           |        | 0000          |
| ADCPC3   | 0310        | IRQEN7  | PEND7  | SWTRG7  |         | TR     | GSRC7<4:0 | >     |         | IRQEN6        | PEND6  | SWTRG6  |           | TRGS   | SRC6<4:0> |           |        | 0000          |
| ADCPC4   | 0312        | IRQEN9  | PEND9  | SWTRG9  |         | TR     | GSRC9<4:0 | >     |         | IRQEN8        | PEND8  | SWTRG8  |           | TRGS   | SRC8<4:0> |           |        | 0000          |
| ADCPC5   | 0314        | IRQEN11 | PEND11 | SWTRG11 |         | TRO    | SRC11<4:0 | )>    |         | IRQEN10       | PEND10 | SWTRG10 |           | TRGS   | RC10<4:0  | >         |        | 0000          |
| ADCPC6   | 0316        | _       | —      | _       | _       | _      | _         | _     | _       | IRQEN12       | PEND12 | SWTRG12 |           | TRGS   | RC12<4:0  | >         |        | 0000          |
| ADCBUF0  | 0340        |         |        |         |         |        |           |       | ADC E   | Data Buffer ( | )      |         |           |        |           |           |        | XXXX          |
| ADCBUF1  | 0342        |         |        |         |         |        |           |       | ADC E   | Data Buffer   |        |         |           |        |           |           |        | XXXX          |
| ADCBUF2  | 0344        |         |        |         |         |        |           |       |         |               |        |         |           |        |           | XXXX      |        |               |
| ADCBUF3  | 0346        |         |        |         |         |        |           |       | ADC E   | Data Buffer   | ;      |         |           |        |           |           |        | XXXX          |
| ADCBUF4  | 0348        |         |        |         |         |        |           |       | ADC E   | Data Buffer 4 |        |         |           |        |           |           |        | XXXX          |
| ADCBUF5  | 034A        |         |        |         |         |        |           |       | ADC E   | Data Buffer   | ;      |         |           |        |           |           |        | XXXX          |
| ADCBUF6  | 034C        |         |        |         |         |        |           |       | ADC E   | Data Buffer   | ;      |         |           |        |           |           |        | XXXX          |
| ADCBUF7  | 034E        |         |        |         |         |        |           |       | ADC E   | Data Buffer   | ,      |         |           |        |           |           |        | XXXX          |
| ADCBUF8  | 0350        |         |        |         |         |        |           |       | ADC E   | Data Buffer 8 | 5      |         |           |        |           |           |        | XXXX          |
| ADCBUF9  | 0352        |         |        |         |         |        |           |       | ADC E   | Data Buffer 9 | )      |         |           |        |           |           |        | XXXX          |
| ADCBUF10 | 0354        |         |        |         |         |        |           |       | ADC D   | ata Buffer 1  | D      |         |           |        |           |           |        | XXXX          |
| ADCBUF11 | 0356        |         |        |         |         |        |           |       | ADC D   | ata Buffer 1  | 1      |         |           |        |           |           |        | XXXX          |
| ADCBUF12 | 0358        |         |        |         |         |        |           |       | ADC D   | ata Buffer 1  | 2      |         |           |        |           |           |        | XXXX          |
| ADCBUF13 | 035A        |         |        |         |         |        |           |       | ADC D   | ata Buffer 1  | 3      |         |           |        |           |           |        | XXXX          |
| ADCBUF14 | 035C        |         |        |         |         |        |           |       | ADC D   | ata Buffer 1  | 4      |         |           |        |           |           |        | xxxx          |
| ADCBUF15 | 035E        |         |        |         |         |        |           |       | ADC D   | ata Buffer 1  | 5      |         |           |        |           |           |        | XXXX          |
| ADCBUF16 | 0360        |         |        |         |         |        |           |       | ADC D   | ata Buffer 1  | 6      |         |           |        |           |           |        | XXXX          |
| ADCBUF17 | 0362        |         |        |         |         |        |           |       | ADC D   | ata Buffer 1  | 7      |         |           |        |           |           |        | xxxx          |
| ADCBUF18 | 0364        |         |        |         |         |        |           |       | ADC D   | ata Buffer 1  | 8      |         |           |        |           |           |        | XXXX          |
| ADCBUF19 | 0366        |         |        |         |         |        |           |       | ADC D   | ata Buffer 1  | 9      |         |           |        |           |           |        | XXXX          |
| ADCBUF20 | 0368        |         |        |         |         |        |           |       | ADC D   | ata Buffer 2  | 0      |         |           |        |           |           |        | XXXX          |
| ADCBUF21 | 036A        |         |        |         |         |        |           |       | ADC D   | ata Buffer 2  | 1      |         |           |        |           |           |        | XXXX          |

DS70591D-page 82

| IABLE 4  | -32:        | HIGH   | -SPEEL             | ) 10-BH | ADC RE | GISTE  | R MAP  | FOR de | SPIC33 | FJ32GS       | 610 ANI | D dsPIC3 | 3FJ64GS6 | 510 DEN | ICES C | ONLY (C | JONTI | NUED)         |
|----------|-------------|--------|--------------------|---------|--------|--------|--------|--------|--------|--------------|---------|----------|----------|---------|--------|---------|-------|---------------|
| SFR Name | SFR<br>Addr | Bit 15 | Bit 14             | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7        | Bit 6   | Bit 5    | Bit 4    | Bit 3   | Bit 2  | Bit 1   | Bit 0 | All<br>Resets |
| ADCBUF22 | 036C        |        | ADC Data Buffer 22 |         |        |        |        |        |        |              |         |          |          |         |        |         |       | XXXX          |
| ADCBUF23 | 036E        |        |                    |         |        |        |        |        | ADC D  | ata Buffer 2 | 3       |          |          |         |        |         |       | XXXX          |
| ADCBUF24 | 0370        |        |                    |         |        |        |        |        | ADC D  | ata Buffer 2 | 4       |          |          |         |        |         |       | XXXX          |

ADC Data Buffer 25

#### 

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

ADCBUF25

0372

XXXX

| SFR Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12  | Bit 11 | Bit 10     | Bit 9 | Bit 8    | Bit 7     | Bit 6  | Bit 5   | Bit 4     | Bit 3 | Bit 2     | Bit 1    | Bit 0  | All<br>Resets |
|----------|-------------|--------|--------|--------|---------|--------|------------|-------|----------|-----------|--------|---------|-----------|-------|-----------|----------|--------|---------------|
| ADCON    | 0300        | ADON   | _      | ADSIDL | SLOWCLK | _      | GSWTRG     | _     | FORM     | EIE       | ORDER  | SEQSAMP | ASYNCSAMP | _     |           | ADCS<2:0 | >      | 0003          |
| ADPCFG   | 0302        | PCFG15 | PCFG14 | PCFG13 | PCFG12  | PCFG11 | PCFG10     | PCFG9 | PCFG8    | PCFG7     | PCFG6  | PCFG5   | PCFG4     | PCFG3 | PCFG2     | PCFG1    | PCFG0  | 0000          |
| ADPCFG2  | 0304        | _      | _      | _      | _       | _      | —          | —     | _        | _         | —      | _       | —         | _     | _         | PCFG17   | PCFG16 | 0000          |
| ADSTAT   | 0306        | _      | _      | _      | P12RDY  | _      | _          | _     | P8RDY    | P7RDY     | P6RDY  | P5RDY   | P4RDY     | P3RDY | P2RDY     | P1RDY    | P0RDY  | 0000          |
| ADBASE   | 0308        |        |        |        |         |        |            | AD    | BASE<15: | >         |        |         |           |       |           |          | —      | 0000          |
| ADCPC0   | 030A        | IRQEN1 | PEND1  | SWTRG1 |         | TR     | GSRC1<4:(  | )>    |          | IRQEN0    | PEND0  | SWTRG0  |           | TRG   | SRC0<4:0  | >        |        | 0000          |
| ADCPC1   | 030C        | IRQEN3 | PEND3  | SWTRG3 |         | TR     | GSRC3<4:(  | )>    |          | IRQEN2    | PEND2  | SWTRG2  |           | TRG   | SRC2<4:0  | >        |        | 0000          |
| ADCPC2   | 030E        | IRQEN5 | PEND5  | SWTRG5 |         | TR     | GSRC5<4:(  | )>    |          | IRQEN4    | PEND4  | SWTRG4  |           | TRG   | SRC4<4:0  | >        |        | 0000          |
| ADCPC3   | 0310        | IRQEN7 | PEND7  | SWTRG7 |         | TR     | .GSRC7<4:( | )>    |          | IRQEN6    | PEND6  | SWTRG6  |           | TRG   | SRC6<4:0  | >        |        | 0000          |
| ADCPC4   | 0312        | —      | _      | _      | —       | —      | —          | —     |          | IRQEN8    | PEND8  | SWTRG8  |           | TRG   | SRC8<4:0  | >        |        | 0000          |
| ADCPC6   | 0316        | _      | _      | _      | _       | _      | _          | _     | _        | IRQEN12   | PEND12 | SWTRG12 |           | TRGS  | SRC12<4:0 | )>       |        | 0000          |
| ADCBUF0  | 0340        |        |        |        |         |        |            |       | ADC Data | Buffer 0  |        |         |           |       |           |          |        | XXXX          |
| ADCBUF1  | 0342        |        |        |        |         |        |            |       | ADC Data | Buffer 1  |        |         |           |       |           |          |        | XXXX          |
| ADCBUF2  | 0344        |        |        |        |         |        |            |       | ADC Data | Buffer 2  |        |         |           |       |           |          |        | XXXX          |
| ADCBUF3  | 0346        |        |        |        |         |        |            |       | ADC Data | Buffer 3  |        |         |           |       |           |          |        | XXXX          |
| ADCBUF4  | 0348        |        |        |        |         |        |            |       | ADC Data | Buffer 4  |        |         |           |       |           |          |        | XXXX          |
| ADCBUF5  | 034A        |        |        |        |         |        |            |       | ADC Data | Buffer 5  |        |         |           |       |           |          |        | XXXX          |
| ADCBUF6  | 034C        |        |        |        |         |        |            |       | ADC Data | Buffer 6  |        |         |           |       |           |          |        | xxxx          |
| ADCBUF7  | 034E        |        |        |        |         |        |            |       | ADC Data | Buffer 7  |        |         |           |       |           |          |        | XXXX          |
| ADCBUF8  | 0350        |        |        |        |         |        |            |       | ADC Data | Buffer 8  |        |         |           |       |           |          |        | XXXX          |
| ADCBUF9  | 0352        |        |        |        |         |        |            |       | ADC Data | Buffer 9  |        |         |           |       |           |          |        | XXXX          |
| ADCBUF10 | 0354        |        |        |        |         |        |            |       | ADC Data | Buffer 10 |        |         |           |       |           |          |        | XXXX          |
| ADCBUF11 | 0356        |        |        |        |         |        |            |       | ADC Data |           |        |         |           |       |           |          |        | XXXX          |
| ADCBUF12 |             |        |        |        |         |        |            |       | ADC Data | Buffer 12 |        |         |           |       |           |          |        | XXXX          |
| ADCBUF13 |             |        |        |        |         |        |            |       | ADC Data |           |        |         |           |       |           |          |        | XXXX          |
| ADCBUF14 |             |        |        |        |         |        |            |       | ADC Data |           |        |         |           |       |           |          |        | XXXX          |
| ADCBUF15 |             |        |        |        |         |        |            |       | ADC Data |           |        |         |           |       |           |          |        | XXXX          |
| ADCBUF16 |             |        |        |        |         |        |            |       | ADC Data |           |        |         |           |       |           |          |        | XXXX          |
| ADCBUF17 |             |        |        |        |         |        |            |       | ADC Data |           |        |         |           |       |           |          |        | XXXX          |
| ADCBUF24 |             |        |        |        |         |        |            |       | ADC Data |           |        |         |           |       |           |          |        | XXXX          |
| ADCBUF25 | 0372        |        |        |        |         |        |            |       | ADC Data | Buffer 25 |        |         |           |       |           |          |        | XXXX          |

REGISTER MAR FOR HERIOARE MARCANA AND HERIOARE MARCANA REVICES

~~

| SFR Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12  | Bit 11 | Bit 10    | Bit 9 | Bit 8  | Bit 7       | Bit 6  | Bit 5   | Bit 4     | Bit 3 | Bit 2     | Bit 1    | Bit 0 | All<br>Resets |
|----------|-------------|--------|--------|--------|---------|--------|-----------|-------|--------|-------------|--------|---------|-----------|-------|-----------|----------|-------|---------------|
| ADCON    | 0300        | ADON   | _      | ADSIDL | SLOWCLK | _      | GSWTRG    | _     | FORM   | EIE         | ORDER  | SEQSAMP | ASYNCSAMP | _     |           | ADCS<2:0 | >     | 0003          |
| ADPCFG   | 0302        | PCFG15 | PCFG14 | PCFG13 | PCFG12  | PCFG11 | PCFG10    | PCFG9 | PCFG8  | PCFG7       | PCFG6  | PCFG5   | PCFG4     | PCFG3 | PCFG2     | PCFG1    | PCFG0 | 0000          |
| ADSTAT   | 0306        | _      | -      | —      | P12RDY  | -      |           | _     | —      | P7RDY       | P6RDY  | P5RDY   | P4RDY     | P3RDY | P2RDY     | P1RDY    | P0RDY | 0000          |
| ADBASE   | 0308        |        |        | •      | •       |        |           |       | ADBASE | <15:1>      | •      |         | •         |       | •         |          | _     | 0000          |
| ADCPC0   | 030A        | IRQEN1 | PEND1  | SWTRG1 |         | TR     | GSRC1<4:0 | >     |        | IRQEN0      | PEND0  | SWTRG0  |           | TRG   | SRC0<4:0  | >        |       | 0000          |
| ADCPC1   | 030C        | IRQEN3 | PEND3  | SWTRG3 |         | TR     | GSRC3<4:0 | >     |        | IRQEN2      | PEND2  | SWTRG2  |           | TRG   | SRC2<4:0  | >        |       | 0000          |
| ADCPC2   | 030E        | IRQEN5 | PEND5  | SWTRG5 |         | TR     | GSRC5<4:0 | >     |        | IRQEN4      | PEND4  | SWTRG4  |           | TRG   | SRC4<4:0  | >        |       | 0000          |
| ADCPC3   | 0310        | IRQEN7 | PEND7  | SWTRG7 |         | TR     | GSRC7<4:0 | >     |        | IRQEN6      | PEND6  | SWTRG6  |           | TRG   | SRC6<4:0  | >        |       | 0000          |
| ADCPC6   | 0316        | _      | _      | _      | _       | _      | _         | _     | _      | IRQEN12     | PEND12 | SWTRG12 |           | TRG   | SRC12<4:( | )>       |       | 0000          |
| ADCBUF0  | 0340        |        |        |        |         |        |           |       | ADC    | Data Buffe  | r 0    |         |           |       |           |          |       | XXXX          |
| ADCBUF1  | 0342        |        |        |        |         |        |           |       | ADC    | Data Buffe  | r 1    |         |           |       |           |          |       | XXXX          |
| ADCBUF2  | 0344        |        |        |        |         |        |           |       |        |             |        |         |           |       |           |          | XXXX  |               |
| ADCBUF3  | 0346        |        |        |        |         |        |           |       | ADC    | Data Buffe  | r 3    |         |           |       |           |          |       | XXXX          |
| ADCBUF4  | 0348        |        |        |        |         |        |           |       | ADC    | Data Buffe  | r 4    |         |           |       |           |          |       | XXXX          |
| ADCBUF5  | 034A        |        |        |        |         |        |           |       | ADC    | Data Buffe  | r 5    |         |           |       |           |          |       | XXXX          |
| ADCBUF6  | 034C        |        |        |        |         |        |           |       | ADC    | Data Buffe  | r 6    |         |           |       |           |          |       | XXXX          |
| ADCBUF7  | 034E        |        |        |        |         |        |           |       | ADC    | Data Buffe  | r 7    |         |           |       |           |          |       | XXXX          |
| ADCBUF8  | 0350        |        |        |        |         |        |           |       | ADC    | Data Buffe  | r 8    |         |           |       |           |          |       | xxxx          |
| ADCBUF9  | 0352        |        |        |        |         |        |           |       | ADC    | Data Buffe  | r 9    |         |           |       |           |          |       | xxxx          |
| ADCBUF10 | 0354        |        |        |        |         |        |           |       | ADC    | Data Buffer | 10     |         |           |       |           |          |       | xxxx          |
| ADCBUF11 | 0356        |        |        |        |         |        |           |       | ADC    | Data Buffer | 11     |         |           |       |           |          |       | xxxx          |
| ADCBUF12 | 0358        |        |        |        |         |        |           |       | ADC    | Data Buffer | 12     |         |           |       |           |          |       | xxxx          |
| ADCBUF13 | 035A        |        |        |        |         |        |           |       | ADC    | Data Buffer | 13     |         |           |       |           |          |       | xxxx          |
| ADCBUF14 | 035C        |        |        |        |         |        |           |       | ADC    | Data Buffer | 14     |         |           |       |           |          |       | xxxx          |
| ADCBUF15 | 035E        |        |        |        |         |        |           |       | ADC    | Data Buffer | 15     |         |           |       |           |          |       | xxxx          |
| ADCBUF24 | 0370        |        |        |        |         |        |           |       | ADC    | Data Buffer | 24     |         |           |       |           |          |       | XXXX          |
| ADCBUF25 | 0372        |        |        |        |         |        |           |       | ADC    | Data Buffer | 25     |         |           |       |           |          |       | xxxx          |

#### - - - - -----. . . . . .

| SFR Name | SFR<br>Addr | Bit 15 | Bit 14            | Bit 13 | Bit 12  | Bit 11 | Bit 10    | Bit 9 | Bit 8  | Bit 7       | Bit 6 | Bit 5   | Bit 4     | Bit 3 | Bit 2     | Bit 1     | Bit 0 | All<br>Reset |
|----------|-------------|--------|-------------------|--------|---------|--------|-----------|-------|--------|-------------|-------|---------|-----------|-------|-----------|-----------|-------|--------------|
| ADCON    | 0300        | ADON   | _                 | ADSIDL | SLOWCLK |        | GSWTRG    | -     | FORM   | EIE         | ORDER | SEQSAMP | ASYNCSAMP | _     |           | ADCS<2:0> | >     | 000          |
| ADPCFG   | 0302        | PCFG15 | PCFG14            | PCFG13 | PCFG12  | PCFG11 | PCFG10    | PCFG9 | PCFG8  | PCFG7       | PCFG6 | PCFG5   | PCFG4     | PCFG3 | PCFG2     | PCFG1     | PCFG0 | 000          |
| ADSTAT   | 0306        | —      | _                 | —      | P12RDY  | _      | _         | _     | —      | P7RDY       | P6RDY | P5RDY   | P4RDY     | P3RDY | P2RDY     | P1RDY     | P0RDY | 000          |
| ADBASE   | 0308        |        |                   |        |         |        |           |       | ADBASE | <15:1>      |       |         |           |       |           |           | _     | 0000         |
| ADCPC0   | 030A        | IRQEN1 | PEND1             | SWTRG1 |         | TR     | GSRC1<4:0 | >     |        | IRQEN0      | PEND0 | SWTRG0  |           | TRG   | SRC0<4:0> | >         |       | 0000         |
| ADCPC1   | 030C        | IRQEN3 | PEND3             | SWTRG3 |         | TR     | GSRC3<4:0 | >     |        | IRQEN2      | PEND2 | SWTRG2  |           | TRG   | SRC2<4:0> | >         |       | 0000         |
| ADCPC2   | 030E        | IRQEN5 | PEND5             | SWTRG5 |         | TR     | GSRC5<4:0 | >     |        | IRQEN4      | PEND4 | SWTRG4  |           | TRG   | SRC4<4:0> | >         |       | 0000         |
| ADCPC3   | 0310        | IRQEN7 | PEND7             | SWTRG7 |         | TR     | GSRC7<4:0 | >     |        | IRQEN6      | PEND6 | SWTRG6  |           | TRG   | SRC6<4:0> | >         |       | 000          |
| ADCBUF0  | 0340        |        |                   |        |         |        |           |       | ADC    | Data Buffer | 0     |         |           |       |           |           |       | XXXX         |
| ADCBUF1  | 0342        |        |                   |        |         |        |           |       | ADC    | Data Buffer | 1     |         |           |       |           |           |       | XXXX         |
| ADCBUF2  | 0344        |        | ADC Data Buffer 2 |        |         |        |           |       |        |             |       |         |           |       |           |           |       |              |
| ADCBUF3  | 0346        |        |                   |        |         |        |           |       | ADC    | Data Buffer | - 3   |         |           |       |           |           |       | XXXX         |
| ADCBUF4  | 0348        |        |                   |        |         |        |           |       | ADC    | Data Buffer | - 4   |         |           |       |           |           |       | XXXX         |
| ADCBUF5  | 034A        |        |                   |        |         |        |           |       | ADC    | Data Buffer | - 5   |         |           |       |           |           |       | XXXX         |
| ADCBUF6  | 034C        |        |                   |        |         |        |           |       | ADC    | Data Buffer | - 6   |         |           |       |           |           |       | XXXX         |
| ADCBUF7  | 034E        |        |                   |        |         |        |           |       | ADC    | Data Buffer | 7     |         |           |       |           |           |       | XXXX         |
| ADCBUF8  | 0350        |        |                   |        |         |        |           |       | ADC    | Data Buffer | - 8   |         |           |       |           |           |       | XXXX         |
| ADCBUF9  | 0352        |        |                   |        |         |        |           |       | ADC    | Data Buffer | - 9   |         |           |       |           |           |       | XXXX         |
| ADCBUF10 | 0354        |        |                   |        |         |        |           |       | ADC    | Data Buffer | 10    |         |           |       |           |           |       | XXXX         |
| ADCBUF11 | 0356        |        |                   |        |         |        |           |       | ADC    | Data Buffer | 11    |         |           |       |           |           |       | XXXX         |
| ADCBUF12 | 0358        |        |                   |        |         |        |           |       | ADC    | Data Buffer | 12    |         |           |       |           |           |       | XXXX         |
| ADCBUF13 | 035A        |        |                   |        |         |        |           |       | ADC    | Data Buffer | 13    |         |           |       |           |           |       | XXXX         |
| ADCBUF14 | 035C        |        |                   |        |         |        |           |       | ADC    | Data Buffer | 14    |         |           |       |           |           |       | XXXX         |
| ADCBUF15 | 035E        |        |                   |        |         |        |           |       | ADC    | Data Buffer | 15    |         |           |       |           |           |       | XXXX         |

dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

#### TABLE 4-36: DMA REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7     | Bit 6 | Bit 5 | Bit 4  | Bit 3     | Bit 2  | Bit 1  | Bit 0                  | All<br>Resets |  |  |  |
|-----------|------|--------|--------|--------|--------|--------|--------|--------|--------|-----------|-------|-------|--------|-----------|--------|--------|------------------------|---------------|--|--|--|
| DMA0CON   | 0380 | CHEN   | SIZE   | DIR    | HALF   | NULLW  | _      | —      | _      | _         | _     | AMOD  | E<1:0> | _         | _      | MODE   | =<1:0>                 | 0000          |  |  |  |
| DMA0REQ   | 0382 | FORCE  | _      |        | _      | _      | —      | —      | _      |           |       |       | IR     | QSEL<6:0> |        |        |                        | 007F          |  |  |  |
| DMA0STA   | 0384 |        |        |        |        |        |        |        | S      | TA<15:0>  |       |       |        |           |        |        |                        | 0000          |  |  |  |
| DMA0STB   | 0386 |        |        |        |        |        |        |        | S      | TB<15:0>  |       |       |        |           |        |        |                        | 0000          |  |  |  |
| DMA0PAD   | 0388 |        |        |        |        |        |        |        | P      | AD<15:0>  |       |       |        |           |        |        |                        | 0000          |  |  |  |
| DMA0CNT   | 038A | —      | —      | —      | _      | —      | —      |        |        |           |       | CNT<  | 9:0>   |           |        |        |                        | 0000          |  |  |  |
| DMA1CON   | 038C | CHEN   | SIZE   | DIR    | HALF   | NULLW  | —      | —      | —      | —         | —     | AMOD  | E<1:0> | —         | —      | MODE   | E<1:0>                 | 0000          |  |  |  |
| DMA1REQ   | 038E | FORCE  | —      | —      | _      | —      | —      | —      | —      | —         |       |       | IR     | QSEL<6:0> |        |        |                        | 007F          |  |  |  |
| DMA1STA   | 0390 |        |        |        |        |        |        |        | S      | TA<15:0>  |       |       |        |           |        |        |                        | 0000          |  |  |  |
| DMA1STB   | 0392 |        |        |        |        |        |        |        | S      | TB<15:0>  |       |       |        |           |        |        |                        | 0000          |  |  |  |
| DMA1PAD   | 0394 |        |        |        |        |        | -      | -      | P      | AD<15:0>  |       |       |        |           |        |        |                        | 0000          |  |  |  |
| DMA1CNT   | 0396 | _      | —      | —      | _      | _      | —      |        |        |           |       | CNT<  | 9:0>   |           |        |        |                        |               |  |  |  |
| DMA2CON   | 0398 | CHEN   | SIZE   | DIR    | HALF   | NULLW  | —      | —      | —      | _         | _     | AMOD  | E<1:0> | —         | —      | 0000   |                        |               |  |  |  |
| DMA2REQ   | 039A | FORCE  | —      | —      | —      | _      |        |        |        | —         |       |       | IR     | QSEL<6:0> |        |        |                        | 007F          |  |  |  |
| DMA2STA   | 039C |        |        |        |        |        |        |        | S      | TA<15:0>  |       |       |        |           |        |        |                        | 0000          |  |  |  |
| DMA2STB   | 039E |        |        |        |        |        |        |        | S      | TB<15:0>  |       |       |        |           |        |        |                        | 0000          |  |  |  |
| DMA2PAD   | 03A0 |        |        |        |        |        |        |        | P/     | AD<15:0>  |       |       |        |           |        |        |                        | 0000          |  |  |  |
| DMA2CNT   | 03A2 | —      | _      | _      | _      | _      |        |        |        |           |       | CNT<  | 9:0>   |           |        |        |                        | 0000          |  |  |  |
| DMA3CON   | 03A4 | CHEN   | SIZE   | DIR    | HALF   | NULLW  |        |        | —      | _         | _     | AMOD  | E<1:0> | _         | _      | MODE   | E<1:0>                 | 0000          |  |  |  |
| DMA3REQ   | 03A6 | FORCE  | _      | —      | —      | —      |        |        | _      | _         |       |       | IR     | QSEL<6:0> |        |        |                        | 007F          |  |  |  |
| DMA3STA   | 03A8 |        |        |        |        |        |        |        | S      | TA<15:0>  |       |       |        |           |        |        |                        | 0000          |  |  |  |
| DMA3STB   | 03AA |        |        |        |        |        |        |        | S      | TB<15:0>  |       |       |        |           |        |        |                        | 0000          |  |  |  |
| DMA3PAD   | 03AC |        |        |        |        |        |        |        | P/     | AD<15:0>  |       |       |        |           |        |        |                        | 0000          |  |  |  |
| DMA3CNT   | 03AE | —      | _      |        | _      | _      |        |        |        |           |       | CNT<  | 9:0>   |           |        |        |                        | 0000          |  |  |  |
| DMACS0    | 03E0 | —      | _      | —      | _      | PWCOL3 | PWCOL2 | PWCOL1 | PWCOL0 | _         | _     | —     | —      | XWCOL3    | XWCOL2 | XWCOL1 | MODE<1:0><br>MODE<1:0> |               |  |  |  |
| DMACS1    | 03E2 | _      | —      | —      | —      |        | LSTC   | H<3:0> |        | —         | _     | —     | —      | PPST3     | PPST2  | PPST1  | PPST0                  | 0 F 0 0       |  |  |  |
| DSADR     | 03E4 |        |        |        |        |        |        |        | DS     | ADR<15:0> |       |       |        |           |        |        |                        | 0000          |  |  |  |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

| sPI                                |
|------------------------------------|
| Ĭ                                  |
| မို                                |
| ü                                  |
| Ţ                                  |
| J3                                 |
| 20                                 |
| 5                                  |
| ¥                                  |
| 90                                 |
| Š                                  |
| õ                                  |
| C33FJ32GS406/606/608/610           |
| 6(                                 |
| 80                                 |
| 6/                                 |
| 10                                 |
| ) 2                                |
| n                                  |
| d                                  |
| ğ                                  |
| Ϋ́ρ                                |
| Ē                                  |
| 25                                 |
| 8                                  |
| 33F                                |
| 33FJ                               |
| 33FJ64                             |
| 33FJ64C                            |
| 33FJ64GS                           |
| 33FJ64GS4(                         |
| 33FJ64GS406                        |
| 33FJ64GS406/6                      |
| 33FJ64GS406/60                     |
| 33FJ64GS406/606/(                  |
| 33FJ64GS406/606/60                 |
| 33FJ64GS406/606/608/               |
| 0 and dsPIC33FJ64GS406/606/608/610 |

Q

# TABLE 4-37: ECAN1 REGISTER MAP WHEN C1CTRL1.WIN = 0 OR 1

| File Name  | Addr | Bit 15  | Bit 14   | Bit 13  | Bit 12  | Bit 11  | Bit 10     | Bit 9    | Bit 8             | Bit 7    | Bit 6    | Bit 5  | Bit 4   | Bit 3     | Bit 2    | Bit 1                                                                                              | Bit 0  | All<br>Resets |  |
|------------|------|---------|----------|---------|---------|---------|------------|----------|-------------------|----------|----------|--------|---------|-----------|----------|----------------------------------------------------------------------------------------------------|--------|---------------|--|
| C1CTRL1    | 0600 | —       | _        | CSIDL   | ABAT    | _       | RI         | EQOP<2:0 | >                 | OPM      | IODE<2:0 | >      | _       | CANCAP    | —        | _                                                                                                  | WIN    | 0480          |  |
| C1CTRL2    | 0602 | _       | _        | _       | —       | _       | _          | -        | _                 | _        | _        | —      |         | D         | NCNT<4:0 | >                                                                                                  |        | 0000          |  |
| C1VEC      | 0604 | —       | _        | —       |         | F       | ILHIT<4:0> |          |                   | —        |          |        |         | ICODE<6:0 | >        |                                                                                                    |        | 0000          |  |
| C1FCTRL    | 0606 | D       | MABS<2:0 | >       | _       | —       | _          | -        | —                 | —        | _        | —      |         |           | FSA<4:0> |                                                                                                    |        | 0000          |  |
| C1FIFO     | 0608 | —       | _        |         |         | FBP<    | :5:0>      |          |                   | _        | _        |        |         | FNRB      |          | 0000                                                                                               |        |               |  |
| C1INTF     | 060A | _       | _        | TXBO    | TXBP    | RXBP    | TXWAR      | RXWAR    | EWARN             | IVRIF    | WAKIF    | ERRIF  | _       | FIFOIF    | RBOVIF   | RBIF                                                                                               | TBIF   | 0000          |  |
| C1INTE     | 060C | —       | _        | —       | _       | _       |            | _        | —                 | IVRIE    | WAKIE    | ERRIE  |         | FIFOIE    | RBOVIE   | RBIE                                                                                               | TBIE   | 0000          |  |
| C1EC       | 060E |         |          |         | TERRC   | NT<7:0> |            |          |                   |          |          |        | RERRCN  | T<7:0>    |          |                                                                                                    |        | 0000          |  |
| C1CFG1     | 0610 |         | —        | —       | _       |         |            | —        | —                 | SJW<1    | :0>      |        |         | BRP       | <5:0>    |                                                                                                    |        | 0000          |  |
| C1CFG2     | 0612 | —       | WAKFIL   | —       | _       | _       | SE         | G2PH<2:0 | >                 | SEG2PHTS | SAM      | S      | EG1PH<2 | :0>       | Р        | RSEG<2:0                                                                                           | >      | 0000          |  |
| C1FEN1     | 0614 | FLTEN15 | FLTEN14  | FLTEN13 | FLTEN12 | FLTEN11 | FLTEN10    | FLTEN9   | FLTEN8            | FLTEN7   | FLTEN6   | FLTEN5 | FLTEN4  | FLTEN3    | FLTEN2   | FLTEN1                                                                                             | FLTEN0 | FFFF          |  |
| C1FMSKSEL1 | 0618 | F7MSk   | <1:0>    | F6MSł   | <<1:0>  | F5MS    | K<1:0>     | F4MSI    | <b>&lt;</b> <1:0> | F3MSK<   | :1:0>    | F2MSH  | <<1:0>  | F1MS      | <1:0>    | F0MS                                                                                               | <<1:0> | 0000          |  |
| C1FMSKSEL2 | 061A | F15MS   | K<1:0>   | F14MS   | K<1:0>  | F13MS   | K<1:0>     | F12MS    | K<1:0>            | F11MSK   | <1:0>    | F10MS  | K<1:0>  | F9MS      | <<1:0>   | NT<4:0> A<4:0> O> BOVIF RBIF TBIF BOVIE RBIE TBIE O> PRSEG<2:0> LTEN2 FLTEN1 FLTEN0 :0> F0MSK<1:0> |        |               |  |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-38: ECAN1 REGISTER MAP WHEN C1CTRL1.WIN = 0

| File Name | Addr          | Bit 15  | Bit 14                | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9   | Bit 8      | Bit 7     | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   | All<br>Resets |
|-----------|---------------|---------|-----------------------|---------|---------|---------|---------|---------|------------|-----------|---------|---------|---------|---------|---------|---------|---------|---------------|
|           | 0600-<br>061E |         |                       |         |         |         |         | See     | definition | when WIN  | = x     |         |         |         |         |         |         |               |
| C1RXFUL1  | 0620          | RXFUL15 | RXFUL14               | RXFUL13 | RXFUL12 | RXFUL11 | RXFUL10 | RXFUL9  | RXFUL8     | RXFUL7    | RXFUL6  | RXFUL5  | RXFUL4  | RXFUL3  | RXFUL2  | RXFUL1  | RXFUL0  | 0000          |
| C1RXFUL2  | 0622          | RXFUL31 | RXFUL30               | RXFUL29 | RXFUL28 | RXFUL27 | RXFUL26 | RXFUL25 | RXFUL24    | RXFUL23   | RXFUL22 | RXFUL21 | RXFUL20 | RXFUL19 | RXFUL18 | RXFUL17 | RXFUL16 | 0000          |
| C1RXOVF1  | 0628          | RXOVF15 | RXOVF14               | RXOVF13 | RXOVF12 | RXOVF11 | RXOVF10 | RXOVF9  | RXOVF8     | RXOVF7    | RXOVF6  | RXOVF5  | RXOVF4  | RXOVF3  | RXOVF2  | RXOVF1  | RXOVF0  | 0000          |
| C1RXOVF2  | 062A          | RXOVF31 | RXOVF30               | RXOVF29 | RXOVF28 | RXOVF27 | RXOVF26 | RXOVF25 | RXOVF24    | RXOVF23   | RXOVF22 | RXOVF21 | RXOVF20 | RXOVF19 | RXOVF18 | RXOVF17 | RXOVF16 | 0000          |
| C1TR01CON | 0630          | TXEN1   | TXABT1                | TXLARB1 | TXERR1  | TXREQ1  | RTREN1  | TX1PF   | RI<1:0>    | TXEN0     | TXABT0  | TXLARB0 | TXERR0  | TXREQ0  | RTREN0  | TX0PF   | RI<1:0> | 0000          |
| C1TR23CON | 0632          | TXEN3   | TXABT3                | TXLARB3 | TXERR3  | TXREQ3  | RTREN3  | TX3PF   | RI<1:0>    | TXEN2     | TXABT2  | TXLARB2 | TXERR2  | TXREQ2  | RTREN2  | TX2PF   | RI<1:0> | 0000          |
| C1TR45CON | 0634          | TXEN5   | TXABT5                | TXLARB5 | TXERR5  | TXREQ5  | RTREN5  | TX5PF   | RI<1:0>    | TXEN4     | TXABT4  | TXLARB4 | TXERR4  | TXREQ4  | RTREN4  | TX4PF   | RI<1:0> | 0000          |
| C1TR67CON | 0636          | TXEN7   | TXABT7                | TXLARB7 | TXERR7  | TXREQ7  | RTREN7  | TX7PF   | RI<1:0>    | TXEN6     | TXABT6  | TXLARB6 | TXERR6  | TXREQ6  | RTREN6  | TX6PF   | RI<1:0> | 0000          |
| C1RXD     | 0640          |         | Received Data Word x: |         |         |         |         |         |            |           |         |         |         |         | xxxx    |         |         |               |
| C1TXD     | 0642          |         |                       |         |         |         |         |         | Transmit [ | Data Word |         |         |         |         |         |         |         | XXXX          |

| <b>TABLE 4-39</b> : | ECAN1 REGISTER MAP WHEN C1CTRL1.WIN = 1 |
|---------------------|-----------------------------------------|
|---------------------|-----------------------------------------|

| File Name  | Addr          | Bit 15 | Bit 14    | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9   | Bit 8      | Bit 7       | Bit 6    | Bit 5  | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|------------|---------------|--------|-----------|--------|--------|--------|--------|---------|------------|-------------|----------|--------|-------|-------|-------|--------|--------|---------------|
|            | 0600-<br>061E |        |           | •      |        | 1      |        | 1       | See defini | tion when V | VIN = x  | -      | •     | •     | •     |        |        |               |
| C1BUFPNT1  | 0620          |        | F3BF      | P<3:0> |        |        | F2B    | P<3:0>  |            |             | F1BF     | ><3:0> |       |       | F0BP  | <3:0>  |        | 0000          |
| C1BUFPNT2  | 0622          |        | F7BF      | P<3:0> |        |        | F6B    | P<3:0>  |            |             | F5BF     | ><3:0> |       |       | F4BP  | <3:0>  |        | 0000          |
| C1BUFPNT3  | 0624          |        | F11BI     | P<3:0> |        |        | F10E   | 3P<3:0> |            |             | F9BF     | ><3:0> |       |       | F8BP  | <3:0>  |        | 0000          |
| C1BUFPNT4  | 0626          |        | F15B      | P<3:0> |        |        | F14E   | 3P<3:0> |            |             | F13B     | P<3:0> |       |       | F12BF | P<3:0> |        | 0000          |
| C1RXM0SID  | 0630          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | —     | MIDE  | _     | EID<   | 17:16> | XXXX          |
| C1RXM0EID  | 0632          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXM1SID  | 0634          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | —     | MIDE  | _     | EID<   | 17:16> | XXXX          |
| C1RXM1EID  | 0636          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXM2SID  | 0638          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | —     | MIDE  | _     | EID<   | 17:16> | XXXX          |
| C1RXM2EID  | 063A          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXF0SID  | 0640          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | _     | EXIDE | _     | EID<   | 17:16> | XXXX          |
| C1RXF0EID  | 0642          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXF1SID  | 0644          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | _     | EXIDE | _     | EID<   | 17:16> | XXXX          |
| C1RXF1EID  | 0646          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXF2SID  | 0648          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | —     | EXIDE | _     | EID<   | 17:16> | XXXX          |
| C1RXF2EID  | 064A          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXF3SID  | 064C          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | —     | EXIDE | _     | EID<   | 17:16> | XXXX          |
| C1RXF3EID  | 064E          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXF4SID  | 0650          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | —     | EXIDE | _     | EID<   | 17:16> | XXXX          |
| C1RXF4EID  | 0652          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXF5SID  | 0654          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | —     | EXIDE | —     | EID<   | 17:16> | XXXX          |
| C1RXF5EID  | 0656          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXF6SID  | 0658          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | —     | EXIDE | —     | EID<   | 17:16> | XXXX          |
| C1RXF6EID  | 065A          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXF7SID  | 065C          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | —     | EXIDE | —     | EID<   | 17:16> | XXXX          |
| C1RXF7EID  | 065E          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXF8SID  | 0660          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | —     | EXIDE | —     | EID<   | 17:16> | XXXX          |
| C1RXF8EID  | 0662          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXF9SID  | 0664          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | —     | EXIDE | —     | EID<   | 17:16> | XXXX          |
| C1RXF9EID  | 0666          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXF10SID | 0668          |        | SID<10:3> |        |        |        |        |         |            |             | SID<2:0> |        | —     | EXIDE | —     | EID<   | 17:16> | XXXX          |
| C1RXF10EID | 066A          |        |           |        | EID<   | :15:8> |        |         |            |             |          |        | EID<  | 7:0>  |       |        |        | XXXX          |
| C1RXF11SID | 066C          |        |           |        | SID<   | :10:3> |        |         |            |             | SID<2:0> |        | —     | EXIDE | —     | EID<   | 17:16> | XXXX          |

## TABLE 4-39: ECAN1 REGISTER MAP WHEN C1CTRL1.WIN = 1 (CONTINUED)

| File Name  | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6    | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|------------|------|--------|--------|--------|--------|--------|--------|-------|-------|-------|----------|-------|-------|-------|-------|-------|-------|---------------|
| C1RXF11EID | 066E |        |        |        | EID<   | 15:8>  |        |       |       |       | •        |       | EID<  | 7:0>  |       |       |       | XXXX          |
| C1RXF12SID | 0670 |        |        |        | SID<   | 10:3>  |        |       |       |       | SID<2:0> |       | _     | EXIDE |       | EID<1 | 7:16> | XXXX          |
| C1RXF12EID | 0672 |        |        |        | EID<   | 15:8>  |        |       |       |       |          |       | EID<  | 7:0>  |       |       |       | XXXX          |
| C1RXF13SID | 0674 |        |        |        | SID<   | 10:3>  |        |       |       |       | SID<2:0> |       | _     | EXIDE |       | EID<1 | 7:16> | XXXX          |
| C1RXF13EID | 0676 |        |        |        | EID<   | 15:8>  |        |       |       |       |          |       | EID<  | 7:0>  |       |       |       | XXXX          |
| C1RXF14SID | 0678 |        |        |        | SID<   | 10:3>  |        |       |       |       | SID<2:0> |       | _     | EXIDE |       | EID<1 | 7:16> | XXXX          |
| C1RXF14EID | 067A |        |        |        | EID<   | 15:8>  |        |       |       |       |          |       | EID<  | 7:0>  |       |       |       | XXXX          |
| C1RXF15SID | 067C |        |        |        | SID<   | 10:3>  |        |       |       |       | SID<2:0> |       | —     | EXIDE | _     | EID<1 | 7:16> | XXXX          |
| C1RXF15EID | 067E |        |        |        | EID<   | 15:8>  |        |       |       |       |          |       | EID<  | 7:0>  |       |       |       | XXXX          |

#### TABLE 4-40: ANALOG COMPARATOR CONTROL REGISTER MAP

| File Name | ADR  | Bit 15 | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9                                                | Bit 8 | Bit 7 | Bit 6 | Bit 5  | Bit 4  | Bit 3   | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|-----------|------|--------|--------|---------|--------|--------|--------|------------------------------------------------------|-------|-------|-------|--------|--------|---------|-------|--------|-------|---------------|
| CMPCON1   | 0540 | CMPON  | —      | CMPSIDL | —      | _      | —      | —                                                    | DACOE | INSEL | <1:0> | EXTREF | —      | CMPSTAT | _     | CMPPOL | RANGE | 0000          |
| CMPDAC1   | 0542 | _      | _      | -       | _      |        | _      |                                                      |       |       |       | CMRE   | F<9:0> |         |       |        |       | 0000          |
| CMPCON2   | 0544 | CMPON  | _      | CMPSIDL | _      |        | _      | _                                                    | DACOE | INSEL | <1:0> | EXTREF | _      | CMPSTAT | _     | CMPPOL | RANGE | 0000          |
| CMPDAC2   | 0546 | _      | _      | -       | _      |        | _      |                                                      |       |       |       | CMRE   | F<9:0> |         |       |        |       | 0000          |
| CMPCON3   | 0548 | CMPON  | _      | CMPSIDL | _      |        | _      | _                                                    | DACOE | INSEL | <1:0> | EXTREF | _      | CMPSTAT | _     | CMPPOL | RANGE | 0000          |
| CMPDAC3   | 054A | _      | _      | -       | _      |        | _      |                                                      |       |       |       | CMRE   | F<9:0> |         |       |        |       | 0000          |
| CMPCON4   | 054C | CMPON  | _      | CMPSIDL | _      |        | _      | - DACOE INSEL<1:0> EXTREF - CMPSTAT - CMPPOL RANGE 0 |       |       |       |        |        |         |       | 0000   |       |               |
| CMPDAC4   | 054E | _      |        | _       | —      | _      | _      | - CMREF<9:0>                                         |       |       |       |        |        |         |       |        | 0000  |               |

#### TABLE 4-41: PORTA REGISTER MAP FOR dsPIC33FJ32GS610 AND dsPIC33FJ64GS610 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13 | Bit 12 | Bit 11 | Bit 10  | Bit 9  | Bit 8 | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|---------|---------|--------|--------|--------|---------|--------|-------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISA       | 02C0        | TRISA15 | TRISA14 | —      | —      |        | TRISA10 | TRISA9 |       | TRISA7 | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | C6FF          |
| PORTA       | 02C2        | RA15    | RA14    | _      | _      | _      | RA10    | RA9    | _     | RA7    | RA6    | RA5    | RA4    | RA3    | RA2    | RA1    | RA0    | XXXX          |
| LATA        | 02C4        | LATA15  | LATA14  | _      | _      | _      | LATA10  | LATA9  | _     | LATA7  | LATA6  | LATA5  | LATA4  | LATA3  | LATA2  | LATA1  | LATA0  | 0000          |
| ODCA        | 02C6        | ODCA15  | ODCA14  |        | —      |        | ODCA10  | ODCA9  |       |        | _      | ODCA5  | ODCA4  | _      | —      | ODCA1  | ODCA0  | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-42: PORTA REGISTER MAP FOR dsPIC33FJ32GS608 AND dsPIC33FJ64GS608 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13 | Bit 12 | Bit 11 | Bit 10  | Bit 9  | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-------------|-------------|---------|---------|--------|--------|--------|---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---------------|
| TRISA       | 02C0        | TRISA15 | TRISA14 | —      | —      | _      | TRISA10 | TRISA9 | —     | _     | _     | _     | _     |       |       | —     | -     | C600          |
| PORTA       | 02C2        | RA15    | RA14    | _      | _      | _      | RA10    | RA9    | _     | _     | _     | _     | _     | _     | _     | _     | _     | XXXX          |
| LATA        | 02C4        | LATA15  | LATA14  | _      | _      | _      | LATA10  | LATA9  | _     | _     | _     | _     | _     | _     | _     | _     | _     | 0000          |
| ODCA        | 02C6        | ODCA15  | ODCA14  | —      | _      |        | ODCA10  | ODCA9  | —     | _     | _     |       | —     | _     | _     | _     |       | 0000          |

#### TABLE 4-43: PORTB REGISTER MAP

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISB       | 02C8        | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | FFFF          |
| PORTB       | 02CA        | RB15    | RB14    | RB13    | RB12    | RB11    | RB10    | RB9    | RB8    | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | XXXX          |
| LATB        | 02CC        | LATB15  | LATB14  | LATB13  | LATB12  | LATB11  | LATB10  | LATB9  | LATB8  | LATB7  | LATB6  | LATB5  | LATB4  | LATB3  | LATB2  | LATB1  | LATB0  | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-44: PORTC REGISTER MAP FOR dsPIC33FJ32GS610 AND dsPIC33FJ64GS610 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|-------------|-------------|---------|---------|---------|---------|--------|--------|-------|-------|-------|-------|-------|--------|--------|--------|--------|-------|---------------|
| TRISC       | 02D0        | TRISC15 | TRISC14 | TRISC13 | TRISC12 | —      |        | -     | —     | _     | _     |       | TRISC4 | TRISC3 | TRISC2 | TRISC1 |       | F01E          |
| PORTC       | 02D2        | RC15    | RC14    | RC13    | RC12    | _      | _      | _     | _     | _     | _     | _     | RC4    | RC3    | RC2    | RC1    | _     | XXXX          |
| LATC        | 02D4        | LATC15  | LATC14  | LATC13  | LATC12  |        |        |       | -     | _     | _     |       | LATC4  | LATC3  | LATC2  | LATC1  |       | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-45: PORTC REGISTER MAP FOR dsPIC33FJ32GS608 AND dsPIC33FJ64GS608 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|-------------|-------------|---------|---------|---------|---------|--------|--------|-------|-------|-------|-------|-------|-------|-------|--------|--------|-------|---------------|
| TRISC       | 02D0        | TRISC15 | TRISC14 | TRISC13 | TRISC12 | _      | —      | —     | -     | —     | _     | —     | _     | —     | TRISC2 | TRISC1 | _     | F006          |
| PORTC       | 02D2        | RC15    | RC14    | RC13    | RC12    | _      | _      | _     | _     | _     | -     | _     | _     | _     | RC2    | RC1    | _     | XXXX          |
| LATC        | 02D4        | LATC15  | LATC14  | LATC13  | LATC12  | -      | -      |       |       | _     | _     |       | _     |       | LATC2  | LATC1  | _     | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### TABLE 4-46: PORTC REGISTER MAP FOR dsPIC33FJ32GS406/606 AND dsPIC33FJ64GS406/606 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-------------|-------------|---------|---------|---------|---------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---------------|
| TRISC       | 02D0        | TRISC15 | TRISC14 | TRISC13 | TRISC12 | _      | _      | _     | _     | —     | _     | _     | _     | _     | —     | _     | —     | F000          |
| PORTC       | 02D2        | RC15    | RC14    | RC13    | RC12    | _      | _      | _     | _     | _     | _     | _     | _     | _     | _     | _     | _     | XXXX          |
| LATC        | 02D4        | LATC15  | LATC14  | LATC13  | LATC12  | _      | _      | _     | -     | _     | _     | -     |       |       | —     |       | —     | 0000          |

#### TABLE 4-47: PORTD REGISTER MAP FOR dsPIC33FJ32GS608/610 AND dsPIC33FJ64GS608/610 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISD       | 02D8        | TRISD15 | TRISD14 | TRISD13 | TRISD12 | TRISD11 | TRISD10 | TRISD9 | TRISD8 | TRISD7 | TRISD6 | TRISD5 | TRISD4 | TRISD3 | TRISD2 | TRISD1 | TRISD0 | FFFF          |
| PORTD       | 02DA        | RD15    | RD14    | RD13    | RD12    | RD11    | RD10    | RD9    | RD8    | RD7    | RD6    | RD5    | RD4    | RD3    | RD2    | RD1    | RD0    | XXXX          |
| LATD        | 02DC        | LATD15  | LATD14  | LATD13  | LATD12  | LATD11  | LATD10  | LATD9  | LATD8  | LATD7  | LATD6  | LATD5  | LATD4  | LATD3  | LATD2  | LATD1  | LATD0  | 0000          |
| ODCD        | 02DE        | ODCD15  | ODCD14  | ODCD13  | ODCD12  | ODCD11  | ODCD10  | ODCD9  | ODCD8  | ODCD7  | ODCD6  | ODCD5  | ODCD4  | ODCD3  | ODCD2  | ODCD1  | ODCD0  | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-48: PORTD REGISTER MAP FOR dsPIC33FJ32GS406/606 AND dsPIC33FJ64GS406/606 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISD       | 02D8        |        | —      | _      | _      | TRISD11 | TRISD10 | TRISD9 | TRISD8 | TRISD7 | TRISD6 | TRISD5 | TRISD4 | TRISD3 | TRISD2 | TRISD1 | TRISD0 | OFFF          |
| PORTD       | 02DA        | _      | _      | _      | _      | RD11    | RD10    | RD9    | RD8    | RD7    | RD6    | RD5    | RD4    | RD3    | RD2    | RD1    | RD0    | XXXX          |
| LATD        | 02DC        | _      | _      | _      | _      | LATD11  | LATD10  | LATD9  | LATD8  | LATD7  | LATD6  | LATD5  | LATD4  | LATD3  | LATD2  | LATD1  | LATD0  | 0000          |
| ODCD        | 02DE        |        | —      | _      | _      | ODCD11  | ODCD10  | ODCD9  | ODCD8  | ODCD7  | ODCD6  | ODCD5  | ODCD4  | ODCD3  | ODCD2  | ODCD1  | ODCD0  | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-49: PORTE REGISTER MAP FOR dsPIC33FJ32GS608/610 AND dsPIC33FJ64GS608/610 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISE       | 02E0        | —      | _      | _      | _      | _      |        | TRISE9 | TRISE8 | TRISE7 | TRISE6 | TRISE5 | TRISE4 | TRISE3 | TRISE2 | TRISE1 | TRISE0 | 03FF          |
| PORTE       | 02E2        | _      | _      | _      | _      | _      | _      | RE9    | RE8    | RE7    | RE6    | RE5    | RE4    | RE3    | RE2    | RE1    | RE0    | XXXX          |
| LATE        | 02E4        | _      | —      | _      | _      | _      | _      | LATE9  | LATE8  | LATE7  | LATE6  | LATE5  | LATE4  | LATE3  | LATE2  | LATE1  | LATE0  | 0000          |
| ODCE        | 02E6        | _      | _      | _      | _      | _      | _      | _      | _      | ODCE7  | ODCE6  | ODCE5  | ODCE4  | ODCE3  | ODCE2  | ODCE1  | ODCE0  | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-50: PORTE REGISTER MAP FOR dsPIC33FJ32GS406/606 AND dsPIC33FJ64GS406/606 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISE       | 02E0        | _      | _      | —      | —      | —      | —      | -     | —     | TRISE7 | TRISE6 | TRISE5 | TRISE4 | TRISE3 | TRISE2 | TRISE1 | TRISE0 | OOFF          |
| PORTE       | 02E2        |        |        | _      | _      | _      | _      | _     | _     | RE7    | RE6    | RE5    | RE4    | RE3    | RE2    | RE1    | RE0    | XXXX          |
| LATE        | 02E4        |        |        | _      | _      | _      | _      | _     | _     | LATE7  | LATE6  | LATE5  | LATE4  | LATE3  | LATE2  | LATE1  | LATE0  | 0000          |
| ODCE        | 02E6        | —      | —      | —      | —      | _      | _      | -     | —     | ODCE7  | ODCE6  | ODCE5  | ODCE4  | ODCE3  | ODCE2  | ODCE1  | ODCE0  | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

#### TABLE 4-51: PORTF REGISTER MAP FOR dsPIC33FJ32GS610 AND dsPIC33FJ64GS610 DEVICES

|     | FR<br>ame | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13  | Bit 12  | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-----|-----------|-------------|--------|--------|---------|---------|--------|--------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRI | SF        | 02E8        | —      | _      | TRISF13 | TRISF12 | _      | _      | _     | TRISF8 | TRISF7 | TRISF6 | TRISF5 | TRISF4 | TRISF3 | TRISF2 | TRISF1 | TRISF0 | 30FF          |
| POF | RTF       | 02EA        |        | _      | RF13    | RF12    | -      | -      | _     | RF8    | RF7    | RF6    | RF5    | RF4    | RF3    | RF2    | RF1    | RF0    | XXXX          |
| LAT | F         | 02EC        | _      | _      | LATF13  | LATF12  | _      | _      | -     | LATF8  | LATF7  | LATF6  | LATF5  | LATF4  | LATF3  | LATF2  | LATF1  | LATF0  | 0000          |
| ODO | CF        | 02EE        | _      | _      | ODCF13  | ODCF12  | _      | _      | -     | ODCF8  | ODCF7  | ODCF6  | _      | —      | ODCF3  | ODCF2  | ODCF1  | _      | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-52: PORTF REGISTER MAP FOR dsPIC33FJ32GS608 AND dsPIC33FJ64GS608 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|--------|--------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISF       | 02E8        | —      | —      | —      | —      | _      | _      |       | TRISF8 | TRISF7 | TRISF6 | TRISF5 | TRISF4 | TRISF3 | TRISF2 | TRISF1 | TRISF0 | 01FF          |
| PORTF       | 02EA        |        | _      | _      | _      | -      | _      | _     | RF8    | RF7    | RF6    | RF5    | RF4    | RF3    | RF2    | RF1    | RF0    | XXXX          |
| LATF        | 02EC        |        | _      | _      | _      | -      | _      | _     | LATF8  | LATF7  | LATF6  | LATF5  | LATF4  | LATF3  | LATF2  | LATF1  | LATF0  | 0000          |
| ODCF        | 02EE        | _      | _      | —      | —      | _      | _      |       | ODCF8  | ODCF7  | ODCF6  | —      | —      | ODCF3  | ODCF2  | ODCF1  |        | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-53: PORTF REGISTER MAP FOR dsPIC33FJ32GS406/606 AND dsPIC33FJ64GS406/606 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|--------|--------|-------|-------|-------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISF       | 02E8        | —      | —      | _      | _      | -      | _      |       | —     |       | TRISF6 | TRISF5 | TRISF4 | TRISF3 | TRISF2 | TRISF1 | TRISF0 | 007F          |
| PORTF       | 02EA        | _      |        | _      | _      | _      | _      | _     | _     | _     | RF6    | RF5    | RF4    | RF3    | RF2    | RF1    | RF0    | XXXX          |
| LATF        | 02EC        | _      |        | _      | _      | _      | _      | _     | _     | _     | LATF6  | LATF5  | LATF4  | LATF3  | LATF2  | LATF1  | LATF0  | 0000          |
| ODCF        | 02EE        | —      | —      | —      | —      | _      | _      | _     | —     | —     | ODCF6  | —      | —      | ODCF3  | ODCF2  | ODCF1  | —      | 0000          |

dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-54: PORTG REGISTER MAP FOR dsPIC33FJ32GS610 AND dsPIC33FJ64GS610 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|---------------|
| TRISG       | 02F0        | TRISG15 | TRISG14 | TRISG13 | TRISG12 | _      | _      | TRISG9 | TRISG8 | TRISG7 | TRISG6 | _     | _     | TRISG3 | TRISG2 | TRISG1 | TRISG0 | F3CF          |
| PORTG       | 02F2        | RG15    | RG14    | RG13    | RG12    | _      | _      | RG9    | RG8    | RG7    | RG6    | _     | _     | RG3    | RG2    | RG1    | RG0    | XXXX          |
| LATG        | 02F4        | LATG15  | LATG14  | LATG13  | LATG12  | _      | _      | LATG9  | LATG8  | LATG7  | LATG6  | _     | _     | LATG3  | LATG2  | LATG1  | LATG0  | 0000          |
| ODCG        | 02F6        | ODCG15  | ODCG14  | ODCG13  | ODCG12  | -      | _      | ODCG9  | ODCG8  | ODCG7  | ODCG6  | _     | _     | ODCG3  | ODCG2  | ODCG1  | ODCG0  | 0000          |

#### TABLE 4-55: PORTG REGISTER MAP FOR dsPIC33FJ32GS608 AND dsPIC33FJ64GS608 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|---------------|
| TRISG       | 02F0        | _      | —      | —      |        | -      | -      | TRISG9 | TRISG8 | TRISG7 | TRISG6 | -     | _     | TRISG3 | TRISG2 | TRISG1 | TRISG0 | 03CF          |
| PORTG       | 02F2        | _      | _      | _      | -      | _      | _      | RG9    | RG8    | RG7    | RG6    | _     | _     | RG3    | RG2    | RG1    | RG0    | XXXX          |
| LATG        | 02F4        | _      | _      | _      | -      | _      | _      | LATG9  | LATG8  | LATG7  | LATG6  | _     | _     | LATG3  | LATG2  | LATG1  | LATG0  | 0000          |
| ODCG        | 02F6        | _      | —      | _      | _      | _      | -      | ODCG9  | ODCG8  | ODCG7  | ODCG6  | _     | _     | ODCG3  | ODCG2  | ODCG1  | ODCG0  | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-56: PORTG REGISTER MAP FOR dsPIC33FJ32GS406/606 AND dsPIC33FJ64GS406/606 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|-------|-------|---------------|
| TRISG       | 02F0        | —      | —      | _      | _      | _      |        | TRISG9 | TRISG8 | TRISG7 | TRISG6 |       | —     | TRISG3 | TRISG2 | —     | —     | 03CC          |
| PORTG       | 02F2        |        | _      | _      | _      | _      | _      | RG9    | RG8    | RG7    | RG6    | _     | _     | RG3    | RG2    | _     | _     | XXXX          |
| LATG        | 02F4        |        | _      | _      | _      | _      | _      | LATG9  | LATG8  | LATG7  | LATG6  | _     | _     | LATG3  | LATG2  | _     | _     | 0000          |
| ODCG        | 02F6        | _      | _      | _      | _      | _      | —      | ODCG9  | ODCG8  | ODCG7  | ODCG6  | _     | _     | ODCG3  | ODCG2  | _     | _     | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-57: SYSTEM CONTROL REGISTER MAP

| SFR Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13    | Bit 12 | Bit 11 | Bit 10                                                                                  | Bit 9  | Bit 8 | Bit 7   | Bit 6  | Bit 5  | Bit 4     | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets       |
|----------|-------------|--------|--------|-----------|--------|--------|-----------------------------------------------------------------------------------------|--------|-------|---------|--------|--------|-----------|-------|-------|-------|-------|---------------------|
| RCON     | 0740        | TRAPR  | IOPUWR | _         | _      | —      | _                                                                                       | _      | VREGS | EXTR    | SWR    | SWDTEN | WDTO      | SLEEP | IDLE  | BOR   | POR   | <sub>XXXX</sub> (1) |
| OSCCON   | 0742        | _      | (      | COSC<2:0> |        | _      | ٩                                                                                       | NOSC<2 | :0>   | CLKLOCK | _      | LOCK   |           | CF    | _     | _     | OSWEN | <sub>0300</sub> (2) |
| CLKDIV   | 0744        | ROI    | [      | DOZE<2:0> |        | DOZEN  | DZEN         FRCDIV<2:0>         PLLPOST<1:0>         —         PLLPRE<4:0>         004 |        |       |         |        |        |           | 0040  |       |       |       |                     |
| PLLFBD   | 0746        | _      | _      | _         | _      | _      | _                                                                                       | _      |       |         |        | Р      | LLDIV<8:0 | >     |       |       |       | 0030                |
| OSCTUN   | 0748        | _      | _      | _         | _      | _      | _                                                                                       | _      | _     | _       | _      |        |           | TUN<  | 5:0>  |       |       | 0000                |
| REFOCON  | 074E        | ROON   | _      | ROSSLP    | ROSEL  |        | RODI                                                                                    | /<3:0> |       | _       | _      | _      |           | _     | _     | _     | _     | 0000                |
| ACLKCON  | 0750        | ENAPLL | APLLCK | SELACLK   | -      | _      | APS                                                                                     | STSCLR | <2:0> | ASRCSEL | FRCSEL | —      | _         |       |       |       | —     | 2300                |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

**Note** 1: The RCON register reset values are dependent on type of reset.

2: The OSCCON register reset values are dependent on the FOSC configuration bits, and on type of reset.

#### TABLE 4-58: NVM REGISTER MAP

| SFR<br>Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2 | Bit 1  | Bit 0 | All<br>Resets   |
|-------------|------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|--------|--------|-------|--------|-------|-----------------|
| NVMCON      | 0760 | WR     | WREN   | WRERR  | _      | _      | _      | —     | _     | _     | ERASE | _     | —      |        | NVMOF | P<3:0> |       | 0000 <b>(1)</b> |
| NVMKEY      | 0766 | —      |        | _      | _      | _      | _      | -     | _     |       |       |       | NVMKE' | Y<7:0> |       |        |       | 0000            |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: Reset value shown is for POR only. Value on other Reset states is dependent on the state of memory write or erase operations at the time of Reset.

#### TABLE 4-59: PMD REGISTER MAP FOR dsPIC33FJ64GS610 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|--------|--------|--------|-------|--------|--------|---------------|
| PMD1        | 0770        | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | -      | I2C1MD | U2MD  | U1MD   | SPI2MD | SPI1MD | —     | C1MD   | ADCMD  | 0000          |
| PMD2        | 0772        | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | _      | _     | _      | _      | OC4MD  | OC3MD | OC2MD  | OC1MD  | 0000          |
| PMD3        | 0774        | _      | _      | _      | _      | _      | CMPMD  | _      | _      | _      | _     | QEI2MD | _      | _      | _     | I2C2MD | _      | 0000          |
| PMD4        | 0776        | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _      | _      | REFOMD | _     | _      | _      | 0000          |
| PMD6        | 077A        | PWM8MD | PWM7MD | PWM6MD | PWM5MD | PWM4MD | PWM3MD | PWM2MD | PWM1MD | _      | _     | _      | _      | _      | _     | _      | _      | 0000          |
| PMD7        | 077C        | _      | _      | _      | _      | CMP4MD | CMP3MD | CMP2MD | CMP1MD | _      | _     | _      | _      | _      | _     | _      | PWM9MD | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-60: PMD REGISTER MAP FOR dsPIC33FJ32GS610 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|--------|--------|--------|-------|--------|--------|---------------|
| PMD1        | 0770        | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | _      | I2C1MD | U2MD  | U1MD   | SPI2MD | SPI1MD | —     | —      | ADCMD  | 0000          |
| PMD2        | 0772        | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | _      | _     | _      | _      | OC4MD  | OC3MD | OC2MD  | OC1MD  | 0000          |
| PMD3        | 0774        | _      | _      | _      | _      | -      | CMPMD  | _      | _      | _      | _     | QEI2MD | _      | _      | _     | I2C2MD | _      | 0000          |
| PMD4        | 0776        | _      | _      | _      | _      | -      | _      | _      | _      | _      | _     | _      | _      | REFOMD | _     |        | _      | 0000          |
| PMD6        | 077A        | PWM8MD | PWM7MD | PWM6MD | PWM5MD | PWM4MD | PWM3MD | PWM2MD | PWM1MD |        | _     | _      | _      | _      | _     | _      | _      | 0000          |
| PMD7        | 077C        | _      | _      | _      | _      | CMP4MD | CMP3MD | CMP2MD | CMP1MD | —      | _     | _      | _      | _      | _     |        | PWM9MD | 0000          |

#### TABLE 4-61: PMD REGISTER MAP FOR dsPIC33FJ64GS608 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|--------|--------|--------|-------|--------|-------|---------------|
| PMD1        | 0770        | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | _      | I2C1MD | U2MD  | U1MD   | SPI2MD | SPI1MD |       | C1MD   | ADCMD | 0000          |
| PMD2        | 0772        | _      | _      |        | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  |        |       | _      | _      | OC4MD  | OC3MD | OC2MD  | OC1MD | 0000          |
| PMD3        | 0774        | _      | _      |        | _      | _      | CMPMD  | _      |        |        |       | QEI2MD | _      | _      | _     | I2C2MD | _     | 0000          |
| PMD4        | 0776        | _      | _      |        | _      | _      |        | _      |        |        |       | _      | _      | REFOMD | _     | _      | _     | 0000          |
| PMD6        | 077A        | PWM8MD | PWM7MD | PWM6MD | PWM5MD | PWM4MD | PWM3MD | PWM2MD | PWM1MD |        |       | _      | _      | _      | _     | _      | _     | 0000          |
| PMD7        | 077C        | _      | _      | _      | _      | CMP4MD | CMP3MD | CMP2MD | CMP1MD | _      | _     | _      | _      | _      | _     | _      | _     | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-62: PMD REGISTER MAP FOR dsPIC33FJ32GS608 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|--------|--------|--------|-------|--------|-------|---------------|
| PMD1        | 0770        | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | _      | I2C1MD | U2MD  | U1MD   | SPI2MD | SPI1MD | —     | —      | ADCMD | 0000          |
| PMD2        | 0772        |        | -      | Ι      | Ι      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | —      |       | -      |        | OC4MD  | OC3MD | OC2MD  | OC1MD | 0000          |
| PMD3        | 0774        |        | -      | Ι      | Ι      | Ι      | CMPMD  | Ι      | Ι      | —      |       | QEI2MD |        |        | -     | I2C2MD | —     | 0000          |
| PMD4        | 0776        | _      | -      | _      | _      |        | _      | _      | _      | _      |       | _      | _      | REFOMD | _     | _      | _     | 0000          |
| PMD6        | 077A        | PWM8MD | PWM7MD | PWM6MD | PWM5MD | PWM4MD | PWM3MD | PWM2MD | PWM1MD | _      | _     | _      | _      | _      | _     | _      | _     | 0000          |
| PMD7        | 077C        | _      | _      | _      | _      | CMP4MD | CMP3MD | CMP2MD | CMP1MD | —      | _     | _      | _      | _      | _     | _      | _     | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-63: PMD REGISTER MAP FOR dsPIC33FJ64GS606 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|--------|--------|--------|-------|--------|-------|---------------|
| PMD1        | 0770        | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  |        | I2C1MD | U2MD  | U1MD   | SPI2MD | SPI1MD | _     | C1MD   | ADCMD | 0000          |
| PMD2        | 0772        |        | _      | _      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | _      |       | _      | _      | OC4MD  | OC3MD | OC2MD  | OC1MD | 0000          |
| PMD3        | 0774        |        | _      | _      | _      |        | CMPMD  | _      | _      | _      |       | QEI2MD | _      | _      | _     | I2C2MD | _     | 0000          |
| PMD4        | 0776        |        | _      | _      | _      |        | _      | _      | _      | _      |       | _      | _      | REFOMD | _     | _      | _     | 0000          |
| PMD6        | 077A        |        | _      | PWM6MD | PWM5MD | PWM4MD | PWM3MD | PWM2MD | PWM1MD | _      |       | _      | _      | _      | _     | _      | _     | 0000          |
| PMD7        | 077C        | _      | _      | —      | _      | CMP4MD | CMP3MD | CMP2MD | CMP1MD | —      | _     | _      |        | _      |       | —      | —     | 0000          |

#### TABLE 4-64: PMD REGISTER MAP FOR dsPIC33FJ32GS606 DEVICES

| SF<br>Nar |        | BIT 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|-----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|--------|--------|--------|-------|--------|-------|---------------|
| PMD       | 1 0770 | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | _      | I2C1MD | U2MD  | U1MD   | SPI2MD | SPI1MD | —     | —      | ADCMD | 0000          |
| PMD       | 2 0772 | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | _      | _     | _      | _      | OC4MD  | OC3MD | OC2MD  | OC1MD | 0000          |
| PMD       | 3 0774 | _      | _      | _      | _      | _      | CMPMD  | _      | _      | _      | _     | QEI2MD | _      | _      | _     | I2C2MD | _     | 0000          |
| PMD       | 4 0776 | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _      | _      | REFOMD | _     | _      | _     | 0000          |
| PMD       | 6 077A | _      | _      | PWM6MD | PWM5MD | PWM4MD | PWM3MD | PWM2MD | PWM1MD | _      | _     | _      | _      | _      | _     | _      | _     | 0000          |
| PMD       | 7 0770 | _      |        | _      | —      | CMP4MD | CMP3MD | CMP2MD | CMP1MD | _      | _     | —      |        | _      |       | _      | _     | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-65: PMD REGISTER MAP FOR dsPIC33FJ32GS406 AND dsPIC33FJ64GS406 DEVICES

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|-------------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|--------|--------|--------|-------|--------|-------|---------------|
| PMD1        | 0770        | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  |        | I2C1MD | U2MD  | U1MD   | SPI2MD | SPI1MD |       | —      | ADCMD | 0000          |
| PMD2        | 0772        | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | _      | _     | _      | -      | OC4MD  | OC3MD | OC2MD  | OC1MD | 0000          |
| PMD3        | 0774        | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | QEI2MD | -      | _      | _     | I2C2MD | _     | 0000          |
| PMD4        | 0776        | _      |        | _      | —      |        | _      | -      | -      | —      |       | —      | _      | REFOMD |       | —      | —     | 0000          |
| PMD6        | 077A        | -      | _      | PWM6MD | PWM5MD | PWM4MD | PWM3MD | PWM2MD | PWM1MD | _      | _     | _      | _      | _      | _     | _      | _     | 0000          |

### 4.2.7 SOFTWARE STACK

In addition to its use as a working register, the W15 register in the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices is also used as a software Stack Pointer. The Stack Pointer always points to the first available free word and grows from lower to higher addresses. It predecrements for stack pops and post-increments for stack pushes, as shown in Figure 4-6. For a PC push during any CALL instruction, the MSb of the PC is zero-extended before the push, ensuring that the MSb is always clear.

| Note: | A PC push during exception processing    |
|-------|------------------------------------------|
|       | concatenates the SRL register to the MSb |
|       | of the PC prior to the push.             |

The Stack Pointer Limit register (SPLIM) associated with the Stack Pointer sets an upper address boundary for the stack. SPLIM is uninitialized at Reset. As is the case for the Stack Pointer, SPLIM<0> is forced to '0' because all stack operations must be word-aligned.

Whenever an EA is generated using W15 as a source or destination pointer, the resulting address is compared with the value in SPLIM. If the contents of the Stack Pointer (W15) and the SPLIM register are equal and a push operation is performed, a stack error trap will not occur. The stack error trap will occur on a subsequent push operation. For example, to cause a stack error trap when the stack grows beyond address 0x1800 in RAM, initialize the SPLIM with the value 0x17FE.

Similarly, a Stack Pointer underflow (stack error) trap is generated when the Stack Pointer address is found to be less than 0x0800. This prevents the stack from interfering with the Special Function Register (SFR) space.

A write to the SPLIM register should not be immediately followed by an indirect read operation using W15.





## 4.3 Instruction Addressing Modes

The addressing modes shown in Table 4-66 form the basis of the addressing modes optimized to support the specific features of individual instructions. The addressing modes provided in the MAC class of instructions differ from those in the other instruction types.

#### 4.3.1 FILE REGISTER INSTRUCTIONS

Most file register instructions use a 13-bit address field (f) to directly address data present in the first 8192 bytes of data memory (near data space). Most file register instructions employ a working register, W0, which is denoted as WREG in these instructions. The destination is typically either the same file register or WREG (with the exception of the MUL instruction), which writes the result to a register or register pair. The MOV instruction allows additional flexibility and can access the entire data space.

#### 4.3.2 MCU INSTRUCTIONS

The three-operand MCU instructions are of the form:

Operand 3 = Operand 1 <function> Operand 2

where Operand 1 is always a working register (that is, the addressing mode can only be register direct), which is referred to as Wb. Operand 2 can be a W register, fetched from data memory, or a 5-bit literal. The result location can be either a W register or a data memory location. The following addressing modes are supported by MCU instructions:

- Register Direct
- · Register Indirect
- Register Indirect Post-Modified
- Register Indirect Pre-Modified
- 5-bit or 10-bit Literal

Note: Not all instructions support all the addressing modes given above. Individual instructions can support different subsets of these addressing modes.

| Addressing Mode                                           | Description                                                                                            |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| File Register Direct                                      | The address of the file register is specified explicitly.                                              |
| Register Direct                                           | The contents of a register are accessed directly.                                                      |
| Register Indirect                                         | The contents of Wn forms the Effective Address (EA).                                                   |
| Register Indirect Post-Modified                           | The contents of Wn forms the EA. Wn is post-modified (incremented or decremented) by a constant value. |
| Register Indirect Pre-Modified                            | Wn is pre-modified (incremented or decremented) by a signed constant value to form the EA.             |
| Register Indirect with Register Offset (Register Indexed) | The sum of Wn and Wb forms the EA.                                                                     |
| Register Indirect with Literal Offset                     | The sum of Wn and a literal forms the EA.                                                              |

#### TABLE 4-66: FUNDAMENTAL ADDRESSING MODES SUPPORTED

# 4.3.3 MOVE AND ACCUMULATOR INSTRUCTIONS

Move instructions and the DSP accumulator class of instructions provide a greater degree of addressing flexibility than other instructions. In addition to the addressing modes supported by most MCU instructions, move and accumulator instructions also support Register Indirect with Register Offset Addressing mode, also referred to as Register Indexed mode.

Note: For the MOV instructions, the addressing mode specified in the instruction can differ for the source and destination EA. However, the 4-bit Wb (Register Offset) field is shared by both source and destination (but typically only used by one).

In summary, the following addressing modes are supported by move and accumulator instructions:

- Register Direct
- Register Indirect
- Register Indirect Post-modified
- Register Indirect Pre-modified
- Register Indirect with Register Offset (Indexed)
- Register Indirect with Literal Offset
- 8-bit Literal
- 16-bit Literal

Note: Not all instructions support all the addressing modes given above. Individual instructions may support different subsets of these addressing modes.

#### 4.3.4 MAC INSTRUCTIONS

The dual source operand DSP instructions (CLR, ED, EDAC, MAC, MPY, MPY. N, MOVSAC and MSC), also referred to as MAC instructions, use a simplified set of addressing modes to allow the user application to effectively manipulate the data pointers through register indirect tables.

The two-source operand prefetch registers must be members of the set {W8, W9, W10, W11}. For data reads, W8 and W9 are always directed to the X RAGU, and W10 and W11 are always directed to the Y AGU. The effective addresses generated (before and after modification) must, therefore, be valid addresses within X data space for W8 and W9 and Y data space for W10 and W11.

| Note: | Register   | Indirect  | with    | Register    | Offset |
|-------|------------|-----------|---------|-------------|--------|
|       | Addressir  | ng mode i | s ava   | ilable only | for W9 |
|       | (in X spac | ce) and W | /11 (in | Y space).   |        |

In summary, the following addressing modes are supported by the MAC class of instructions:

- Register Indirect
- · Register Indirect Post-Modified by 2
- Register Indirect Post-Modified by 4
- Register Indirect Post-Modified by 6
- Register Indirect with Register Offset (Indexed)

#### 4.3.5 OTHER INSTRUCTIONS

Besides the addressing modes outlined previously, some instructions use literal constants of various sizes. For example, BRA (branch) instructions use 16-bit signed literals to specify the branch destination directly, whereas the DISI instruction uses a 14-bit unsigned literal field. In some instructions, such as ADD Acc, the source of an operand or result is implied by the opcode itself. Certain operations, such as NOP, do not have any operands.

## 4.4 Modulo Addressing

Modulo Addressing mode is a method used to provide an automated means to support circular data buffers using hardware. The objective is to remove the need for software to perform data address boundary checks when executing tightly looped code, as is typical in many DSP algorithms.

Modulo Addressing can operate in either data or program space (since the data pointer mechanism is essentially the same for both). One circular buffer can be supported in each of the X (which also provides the pointers into program space) and Y data spaces. Modulo Addressing can operate on any W register pointer. However, it is not advisable to use W14 or W15 for Modulo Addressing since these two registers are used as the Stack Frame Pointer and Stack Pointer, respectively.

In general, any particular circular buffer can be configured to operate in only one direction as there are certain restrictions on the buffer start address (for incrementing buffers), or end address (for decrementing buffers), based upon the direction of the buffer.

The only exception to the usage restrictions is for buffers that have a power-of-two length. As these buffers satisfy the start and end address criteria, they can operate in a bidirectional mode (that is, address boundary checks are performed on both the lower and upper address boundaries).

#### 4.4.1 START AND END ADDRESS

The Modulo Addressing scheme requires that a starting and ending address be specified and loaded into the 16-bit Modulo Buffer Address registers: XMODSRT, XMODEND, YMODSRT and YMODEND (see Table 4-1).

| Note: | Υ   | space       | Modulo      | Addressing   | EA   |
|-------|-----|-------------|-------------|--------------|------|
|       | cal | culations   | assume      | word-sized   | data |
|       | (LS | Sb of every | y EA is alv | /ays clear). |      |

The length of a circular buffer is not directly specified. It is determined by the difference between the corresponding start and end addresses. The maximum possible length of the circular buffer is 32K words (64 Kbytes).

#### 4.4.2 W ADDRESS REGISTER SELECTION

The Modulo and Bit-Reversed Addressing Control register, MODCON<15:0>, contains enable flags as well as a W register field to specify the W Address registers. The XWM and YWM fields select the registers that will operate with Modulo Addressing:

- If XWM = 15, X RAGU and X WAGU Modulo Addressing is disabled.
- If YWM = 15, Y AGU Modulo Addressing is disabled.

The X Address Space Pointer W register (XWM), to which Modulo Addressing is to be applied, is stored in MODCON<3:0> (see Table 4-1). Modulo Addressing is enabled for X data space when XWM is set to any value other than '15' and the XMODEN bit is set at MODCON<15>.

The Y Address Space Pointer W register (YWM) to which Modulo Addressing is to be applied is stored in MODCON<7:4>. Modulo Addressing is enabled for Y data space when YWM is set to any value other than '15' and the YMODEN bit is set at MODCON<14>.

#### FIGURE 4-7: MODULO ADDRESSING OPERATION EXAMPLE



#### 4.4.3 MODULO ADDRESSING APPLICABILITY

Modulo Addressing can be applied to the Effective Address (EA) calculation associated with any W register. Address boundaries check for addresses equal to:

- Upper boundary addresses for incrementing buffers
- Lower boundary addresses for decrementing buffers

It is important to realize that the address boundaries check for addresses less than or greater than the upper (for incrementing buffers) and lower (for decrementing buffers) boundary addresses (not just equal to). Address changes can, therefore, jump beyond boundaries and still be adjusted correctly.

Note: The modulo corrected effective address is written back to the register only when Pre-Modify or Post-Modify Addressing mode is used to compute the effective address. When an address offset (such as [W7 + W2]) is used, Modulo Address correction is performed but the contents of the register remain unchanged.

## 4.5 Bit-Reversed Addressing

Bit-Reversed Addressing mode is intended to simplify data re-ordering for radix-2 FFT algorithms. It is supported by the X AGU for data writes only.

The modifier, which can be a constant value or register contents, is regarded as having its bit order reversed. The address source and destination are kept in normal order. Thus, the only operand requiring reversal is the modifier.

# 4.5.1 BIT-REVERSED ADDRESSING IMPLEMENTATION

Bit-Reversed Addressing mode is enabled in any of these situations:

- BWM bits (W register selection) in the MODCON register are any value other than '15' (the stack cannot be accessed using Bit-Reversed Addressing)
- · The BREN bit is set in the XBREV register
- The addressing mode used is Register Indirect with Pre-Increment or Post-Increment

If the length of a bit-reversed buffer is  $M = 2^{N}$  bytes, the last 'N' bits of the data buffer start address must be zeros.

XB<14:0> is the Bit-Reversed Address modifier, or 'pivot point,' which is typically a constant. In the case of an FFT computation, its value is equal to half of the FFT data buffer size.

| Note: | All bit-reversed EA calculations assume   |
|-------|-------------------------------------------|
|       | word-sized data (LSb of every EA is       |
|       | always clear). The XB value is scaled     |
|       | accordingly to generate compatible (byte) |
|       | addresses.                                |

When enabled, Bit-Reversed Addressing is executed only for Register Indirect with Pre-Increment or Post-Increment Addressing and word-sized data writes. It will not function for any other addressing mode or for byte-sized data, and normal addresses are generated instead. When Bit-Reversed Addressing is active, the W Address Pointer is always added to the address modifier (XB), and the offset associated with the Register Indirect Addressing mode is ignored. In addition, as word-sized data is a requirement, the LSb of the EA is ignored (and always clear).

Note: Modulo Addressing and Bit-Reversed Addressing should not be enabled together. If an application attempts to do so, Bit-Reversed Addressing will assume priority when active for the X WAGU and X WAGU, Modulo Addressing will be disabled. However, Modulo Addressing will continue to function in the X RAGU.

If Bit-Reversed Addressing has already been enabled by setting the BREN (XBREV<15>) bit, a write to the XBREV register should not be immediately followed by an indirect read operation using the W register that has been designated as the bit-reversed pointer.

# dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610



#### TABLE 4-67: BIT-REVERSED ADDRESS SEQUENCE (16-ENTRY)

|    |    | Norma | al Addres | SS      | Bit-Reversed Address |    |    |    |         |  |  |
|----|----|-------|-----------|---------|----------------------|----|----|----|---------|--|--|
| A3 | A2 | A1    | A0        | Decimal | A3                   | A2 | A1 | A0 | Decimal |  |  |
| 0  | 0  | 0     | 0         | 0       | 0                    | 0  | 0  | 0  | 0       |  |  |
| 0  | 0  | 0     | 1         | 1       | 1                    | 0  | 0  | 0  | 8       |  |  |
| 0  | 0  | 1     | 0         | 2       | 0                    | 1  | 0  | 0  | 4       |  |  |
| 0  | 0  | 1     | 1         | 3       | 1                    | 1  | 0  | 0  | 12      |  |  |
| 0  | 1  | 0     | 0         | 4       | 0                    | 0  | 1  | 0  | 2       |  |  |
| 0  | 1  | 0     | 1         | 5       | 1                    | 0  | 1  | 0  | 10      |  |  |
| 0  | 1  | 1     | 0         | 6       | 0                    | 1  | 1  | 0  | 6       |  |  |
| 0  | 1  | 1     | 1         | 7       | 1                    | 1  | 1  | 0  | 14      |  |  |
| 1  | 0  | 0     | 0         | 8       | 0                    | 0  | 0  | 1  | 1       |  |  |
| 1  | 0  | 0     | 1         | 9       | 1                    | 0  | 0  | 1  | 9       |  |  |
| 1  | 0  | 1     | 0         | 10      | 0                    | 1  | 0  | 1  | 5       |  |  |
| 1  | 0  | 1     | 1         | 11      | 1                    | 1  | 0  | 1  | 13      |  |  |
| 1  | 1  | 0     | 0         | 12      | 0                    | 0  | 1  | 1  | 3       |  |  |
| 1  | 1  | 0     | 1         | 13      | 1                    | 0  | 1  | 1  | 11      |  |  |
| 1  | 1  | 1     | 0         | 14      | 0                    | 1  | 1  | 1  | 7       |  |  |
| 1  | 1  | 1     | 1         | 15      | 1                    | 1  | 1  | 1  | 15      |  |  |

## 4.6 Interfacing Program and Data Memory Spaces

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 architecture uses a 24-bit-wide program space and a 16-bit-wide data space. The architecture is also a modified Harvard scheme, meaning that data can also be present in the program space. To use this data successfully, it must be accessed in a way that preserves the alignment of information in both spaces.

Aside from normal execution, the dsPIC33FJ32GS406/ 606/608/610 and dsPIC33FJ64GS406/606/608/610 architecture provides two methods by which program space can be accessed during operation:

- Using table instructions to access individual bytes or words anywhere in the program space
- Remapping a portion of the program space into the data space (Program Space Visibility)

Table instructions allow an application to read or write to small areas of the program memory. This capability makes the method ideal for accessing data tables that need to be updated periodically. It also allows access to all bytes of the program word. The remapping method allows an application to access a large block of data on a read-only basis, which is ideal for look-ups from a large table of static data. The application can only access the least significant word of the program word.

## 4.6.1 ADDRESSING PROGRAM SPACE

Since the address ranges for the data and program spaces are 16 and 24 bits, respectively, a method is needed to create a 23-bit or 24-bit program address from 16-bit data registers. The solution depends on the interface method to be used.

For table operations, the 8-bit Table Page register (TBLPAG) is used to define a 32K word region within the program space. This is concatenated with a 16-bit EA to arrive at a full 24-bit program space address. In this format, the Most Significant bit of TBLPAG is used to determine if the operation occurs in the user memory (TBLPAG<7> = 0) or the configuration memory (TBLPAG<7> = 1).

For remapping operations, the 8-bit Program Space Visibility Register (PSVPAG) is used to define a 16K word page in the program space. When the Most Significant bit of the EA is '1', PSVPAG is concatenated with the lower 15 bits of the EA to form a 23-bit program space address. Unlike table operations, this limits remapping operations strictly to the user memory area.

Table 4-68 and Figure 4-9 show how the program EA is created for table operations and remapping accesses from the data EA. Here, P<23:0> refers to a program space word, and D<15:0> refers to a data space word.

| TABLE 4-68: PROGRAM SPACE ADDRESS CONSTRUCTION |
|------------------------------------------------|
|------------------------------------------------|

|                          | Access        | Program Space Address        |           |                                   |                   |     |  |  |  |  |  |
|--------------------------|---------------|------------------------------|-----------|-----------------------------------|-------------------|-----|--|--|--|--|--|
| Access Type              | Space         | <23>                         | <22:16>   | <15>                              | <14:1>            | <0> |  |  |  |  |  |
| Instruction Access       | User          | 0                            |           | PC<22:1>                          |                   | 0   |  |  |  |  |  |
| (Code Execution)         |               | 0xx xxxx xxxx xxxx xxxx xxx0 |           |                                   |                   |     |  |  |  |  |  |
| TBLRD/TBLWT              | User          | TB                           | LPAG<7:0> |                                   | Data EA<15:0>     |     |  |  |  |  |  |
| (Byte/Word Read/Write)   |               | 0                            | XXX XXXX  | XXXX XX                           | XX XXXX XXXX XXXX |     |  |  |  |  |  |
|                          | Configuration | TB                           | LPAG<7:0> |                                   | Data EA<15:0>     |     |  |  |  |  |  |
|                          |               | 1                            | XXX XXXX  | XXXX X                            | XXX XXXX XXXX     |     |  |  |  |  |  |
| Program Space Visibility | User          | 0                            | PSVPAG<7  | 7:0> Data EA<14:0> <sup>(1)</sup> |                   |     |  |  |  |  |  |
| (Block Remap/Read)       |               | 0                            | XXXX XXXX | xxx xxxx xxxx xxxx                |                   |     |  |  |  |  |  |

**Note 1:** Data EA<15> is always '1' in this case, but is not used in calculating the program space address. Bit 15 of the address is PSVPAG<0>.



# © 2009-2012 Microchip Technology Inc.

#### 4.6.2 DATA ACCESS FROM PROGRAM MEMORY USING TABLE INSTRUCTIONS

The TBLRDL and TBLWTL instructions offer a direct method of reading or writing the lower word of any address within the program space without going through data space. The TBLRDH and TBLWTH instructions are the only method to read or write the upper 8 bits of a program space word as data.

The PC is incremented by two for each successive 24-bit program word. This allows program memory addresses to directly map to data space addresses. Program memory can thus be regarded as two 16-bit-wide word address spaces, residing side by side, each with the same address range. TBLRDL and TBLWTL access the space that contains the least significant data word. TBLRDH and TBLWTH access the space that contains the upper data byte.

Two table instructions are provided to move byte or word-sized (16-bit) data to and from program space. Both function as either byte or word operations.

- TBLRDL (Table Read Low):
  - In Word mode, this instruction maps the lower word of the program space location (P<15:0>) to a data address (D<15:0>).

- In Byte mode, either the upper or lower byte of the lower program word is mapped to the lower byte of a data address. The upper byte is selected when Byte Select is '1'; the lower byte is selected when it is '0'.
- TBLRDH (Table Read High):
  - In Word mode, this instruction maps the entire upper word of a program address (P<23:16>) to a data address. Note that D<15:8>, the 'phantom byte', will always be '0'.
  - In Byte mode, this instruction maps the upper or lower byte of the program word to D<7:0> of the data address, in the TBLRDL instruction. The data is always '0' when the upper 'phantom' byte is selected (Byte Select = 1).

Similarly, two table instructions, TBLWTH and TBLWTL, are used to write individual bytes or words to a program space address. The details of their operation are explained in Section 5.0 "Flash Program Memory".

For all table operations, the area of program memory space to be accessed is determined by the Table Page register (TBLPAG). TBLPAG covers the entire program memory space of the device, including user and configuration spaces. When TBLPAG<7> = 0, the table page is located in the user memory space. When TBLPAG<7> = 1, the page is located in configuration space.

#### FIGURE 4-10: ACCESSING PROGRAM MEMORY WITH TABLE INSTRUCTIONS



#### 4.6.3 READING DATA FROM PROGRAM MEMORY USING PROGRAM SPACE VISIBILITY

The upper 32 Kbytes of data space may optionally be mapped into any 16K word page of the program space. This option provides transparent access to stored constant data from the data space without the need to use special instructions (such as TBLRDL/H).

Program space access through the data space occurs if the Most Significant bit of the data space EA is '1' and program space visibility is enabled by setting the PSV bit in the Core Control register (CORCON<2>). The location of the program memory space to be mapped into the data space is determined by the Program Space Visibility Page register (PSVPAG). This 8-bit register defines any one of 256 possible pages of 16K words in program space. In effect, PSVPAG functions as the upper 8 bits of the program memory address, with the 15 bits of the EA functioning as the lower bits. By incrementing the PC by 2 for each program memory word, the lower 15 bits of data space addresses directly map to the lower 15 bits in the corresponding program space addresses.

Data reads to this area add a cycle to the instruction being executed, since two program memory fetches are required.

Although each data space address 8000h and higher maps directly into a corresponding program memory address (see Figure 4-11), only the lower 16 bits of the

24-bit program word are used to contain the data. The upper 8 bits of any program space location used as data should be programmed with '1111 1111' or '0000 0000' to force a NOP. This prevents possible issues should the area of code ever be accidentally executed.

# Note: PSV access is temporarily disabled during table reads/writes.

For operations that use PSV and are executed outside a REPEAT loop, the MOV and MOV. D instructions require one instruction cycle in addition to the specified execution time. All other instructions require two instruction cycles in addition to the specified execution time.

For operations that use PSV, and are executed inside a REPEAT loop, these instances require two instruction cycles in addition to the specified execution time of the instruction:

- · Execution in the first iteration
- · Execution in the last iteration
- Execution prior to exiting the loop due to an interrupt
- Execution upon re-entering the loop after an interrupt is serviced

Any other iteration of the REPEAT loop will allow the instruction using PSV to access data, to execute in a single cycle.

# FIGURE 4-11: PROGRAM SPACE VISIBILITY OPERATION



NOTES:

### 5.0 FLASH PROGRAM MEMORY

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/ 608/610 and dsPIC33FJ64GS406/606/ 608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 5. "Flash Programming"** (DS70191) in the "*dsPIC33F/PIC24H Family Reference Manual*", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 devices contain internal Flash program memory for storing and executing application code. The memory is readable, writable and erasable during normal operation over the entire VDD range.

Flash memory can be programmed in two ways:

- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)
- Run-Time Self-Programming (RTSP)

ICSP allows a dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 device to be serially programmed while in the end application circuit. This is done with two lines for programming clock and programming data (one of the alternate programming pin pairs: PGEC1/PGED1, PGEC2/PGED2 or PGEC3/

PGED3), and three other lines for power (VDD), ground (Vss) and Master Clear (MCLR). This allows customers to manufacture boards with unprogrammed devices and then program the digital signal controller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

RTSP is accomplished using TBLRD (table read) and TBLWT (table write) instructions. With RTSP, the user application can write program memory data, either in blocks or 'rows' of 64 instructions (192 bytes) at a time, or a single program memory word, and erase program memory in blocks or 'pages' of 512 instructions (1536 bytes) at a time.

### 5.1 Table Instructions and Flash Programming

Regardless of the method used, all programming of Flash memory is done with the table read and table write instructions. These allow direct read and write access to the program memory space from the data memory while the device is in normal operating mode. The 24-bit target address in the program memory is formed using bits<7:0> of the TBLPAG register and the Effective Address (EA) from a W register specified in the table instruction, as shown in Figure 5-1.

The TBLRDL and the TBLWTL instructions are used to read or write to bits<15:0> of program memory. TBLRDL and TBLWTL can access program memory in both Word and Byte modes.

The TBLRDH and TBLWTH instructions are used to read or write to bits<23:16> of program memory. TBLRDH and TBLWTH can also access program memory in Word or Byte mode.

#### FIGURE 5-1: ADDRESSING FOR TABLE REGISTERS



### 5.2 RTSP Operation

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 Flash program memory array is organized into rows of 64 instructions or 192 bytes. RTSP allows the user application to erase a page of memory, which consists of eight rows (512 instructions) at a time, and to program one row or one word at a time. Table 27-12 shows typical erase and programming times. The 8-row erase pages and single row write rows are edge-aligned from the beginning of program memory, on boundaries of 1536 bytes and 192 bytes, respectively.

The program memory implements holding buffers that can contain 64 instructions of programming data. Prior to the actual programming operation, the write data must be loaded into the buffers sequentially. The instruction words loaded must always be from a group of 64 boundary.

The basic sequence for RTSP programming is to set up a Table Pointer, then do a series of TBLWT instructions to load the buffers. Programming is performed by setting the control bits in the NVMCON register. A total of 64 TBLWTL and TBLWTH instructions are required to load the instructions.

All of the table write operations are single-word writes (two instruction cycles) because only the buffers are written. A programming cycle is required for programming each row.

#### 5.3 Programming Operations

A complete programming sequence is necessary for programming or erasing the internal Flash in RTSP mode. The processor stalls (waits) until the programming operation is finished.

The programming time depends on the FRC accuracy (see Table 27-20) and the value of the FRC Oscillator Tuning register (see Register 9-4). Use the following formula to calculate the minimum and maximum values for the Row Write Time, Page Erase Time, and Word Write Cycle Time parameters (see Table 27-12).

#### EQUATION 5-1: PROGRAMMING TIME



For example, if the device is operating at +125°C, the FRC accuracy will be  $\pm 5\%$ . If the TUN<5:0> bits (see Register 9-4) are set to `b000000, the minimum row write time is equal to Equation 5-2.

# EQUATION 5-2: MINIMUM ROW WRITE TIME

$$T_{RW} = \frac{11064 \ Cycles}{7.37 \ MHz \times (1 + 0.05) \times (1 - 0.00375)} = 1.435 ms$$

The maximum row write time is equal to Equation 5-3.

# EQUATION 5-3: MAXIMUM ROW WRITE TIME

$$T_{RW} = \frac{11064 \text{ Cycles}}{7.37 \text{ MHz} \times (1 - 0.05) \times (1 - 0.00375)} = 1.586 \text{ms}$$

Setting the WR bit (NVMCON<15>) starts the operation, and the WR bit is automatically cleared when the operation is finished.

#### 5.4 Control Registers

Two SFRs are used to read and write the program Flash memory: NVMCON and NVMKEY.

The NVMCON register (Register 5-1) controls which blocks are to be erased, which memory type is to be programmed and the start of the programming cycle.

NVMKEY is a write-only register that is used for write protection. To start a programming or erase sequence, the user application must consecutively write 0x55 and 0xAA to the NVMKEY register. Refer to **Section 5.3 "Programming Operations"** for further details.

| D/C C - (1)           |                                                                                                                                                                 |                            |                |                                                       |                      |                       |                      |  |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------|-------------------------------------------------------|----------------------|-----------------------|----------------------|--|--|
| R/SO-0 <sup>(1)</sup> | R/W-0 <sup>(1)</sup>                                                                                                                                            | R/W-0 <sup>(1)</sup>       | U-0            | U-0                                                   | U-0                  | U-0                   | U-0                  |  |  |
| WR                    | WREN                                                                                                                                                            | WRERR                      |                | —                                                     |                      |                       | —                    |  |  |
| bit 15                |                                                                                                                                                                 |                            |                |                                                       |                      |                       | bi                   |  |  |
| U-0                   | R/W-0 <sup>(1)</sup>                                                                                                                                            | U-0                        | U-0            | R/W-0 <sup>(1)</sup>                                  | R/W-0 <sup>(1)</sup> | R/W-0 <sup>(1)</sup>  | R/W-0 <sup>(1)</sup> |  |  |
| _                     | ERASE                                                                                                                                                           |                            |                |                                                       | NVMOF                | P<3:0> <sup>(2)</sup> |                      |  |  |
| bit 7                 |                                                                                                                                                                 |                            |                |                                                       |                      |                       | bi                   |  |  |
| Legend:               |                                                                                                                                                                 | SO = Settab                | le Only bit    |                                                       |                      |                       |                      |  |  |
| R = Readable          | e bit                                                                                                                                                           | W = Writable               | e bit          | U = Unimpler                                          | nented bit, read     | d as '0'              |                      |  |  |
| -n = Value at         | POR                                                                                                                                                             | '1' = Bit is se            | et             | '0' = Bit is cle                                      | ared                 | x = Bit is unkr       | nown                 |  |  |
| bit 15                | WR: Write Co                                                                                                                                                    | ntrol bit                  |                |                                                       |                      |                       |                      |  |  |
|                       | cleared by                                                                                                                                                      | y hardware onc             | e operation    | r erase operatic<br>is complete.<br>lete and inactive |                      | on is self-timed      | and the bit          |  |  |
| bit 14                | WREN: Write                                                                                                                                                     | -                          |                |                                                       |                      |                       |                      |  |  |
|                       |                                                                                                                                                                 | ash program/er             | ase operati    | ons                                                   |                      |                       |                      |  |  |
|                       |                                                                                                                                                                 | ish program/era            |                |                                                       |                      |                       |                      |  |  |
| bit 13                | WRERR: Write Sequence Error Flag bit                                                                                                                            |                            |                |                                                       |                      |                       |                      |  |  |
|                       | <ul> <li>1 = An improper program or erase sequence attempt or termination has occurred (bit is s<br/>automatically on any set attempt of the WR bit)</li> </ul> |                            |                |                                                       |                      |                       |                      |  |  |
| hit 10 7              | <ul> <li>0 = The program or erase operation completed normally</li> <li>Unimplemented: Read as '0'</li> </ul>                                                   |                            |                |                                                       |                      |                       |                      |  |  |
| bit 12-7              | -                                                                                                                                                               |                            |                |                                                       |                      |                       |                      |  |  |
| bit 6                 |                                                                                                                                                                 | e/Program Enal             |                | d by NVMOP<3                                          | 0 > 0 > 0            |                       | I                    |  |  |
|                       |                                                                                                                                                                 |                            |                | ified by NVMOF                                        |                      |                       |                      |  |  |
| bit 5-4               | Unimplemented: Read as '0'                                                                                                                                      |                            |                |                                                       |                      |                       |                      |  |  |
| bit 3-0               | NVMOP<3:0>                                                                                                                                                      | : NVM Operation            | on Select bit  | s <sup>(2)</sup>                                      |                      |                       |                      |  |  |
|                       | If ERASE = 1:                                                                                                                                                   |                            |                |                                                       |                      |                       |                      |  |  |
|                       | 1111 = Memory bulk erase operation                                                                                                                              |                            |                |                                                       |                      |                       |                      |  |  |
|                       | 1101 = Erase general segment<br>0011 = No operation                                                                                                             |                            |                |                                                       |                      |                       |                      |  |  |
|                       | 0011 = No operation<br>0010 = Memory page erase operation                                                                                                       |                            |                |                                                       |                      |                       |                      |  |  |
|                       | 0001 = No operation                                                                                                                                             |                            |                |                                                       |                      |                       |                      |  |  |
|                       | 0000 <b>= Erase</b>                                                                                                                                             | a single Config            | uration regi   | ster byte                                             |                      |                       |                      |  |  |
|                       | If ERASE = 0:                                                                                                                                                   |                            |                |                                                       |                      |                       |                      |  |  |
|                       | 1111 = No operation                                                                                                                                             |                            |                |                                                       |                      |                       |                      |  |  |
|                       | 1101 = No op                                                                                                                                                    | eration<br>ry word prograi | m operation    |                                                       |                      |                       |                      |  |  |
|                       | 0011 = Memo<br>0010 = No op                                                                                                                                     |                            |                |                                                       |                      |                       |                      |  |  |
|                       | 0001 = Memo                                                                                                                                                     | ry row program             |                |                                                       |                      |                       |                      |  |  |
|                       | 0000 <b>= Progr</b> a                                                                                                                                           | am a single Cor            | nfiguration re | egister byte                                          |                      |                       |                      |  |  |
| Note 1: Th            | nese bits can onl                                                                                                                                               | ly be Reset on I           | POR.           |                                                       |                      |                       |                      |  |  |
|                       | Il othor combinat                                                                                                                                               | -                          |                | nimplomontod                                          |                      |                       |                      |  |  |

2: All other combinations of NVMOP<3:0> are unimplemented.

|                  |     |                  |      | ••••••           |                 |                 |       |
|------------------|-----|------------------|------|------------------|-----------------|-----------------|-------|
| U-0              | U-0 | U-0              | U-0  | U-0              | U-0             | U-0             | U-0   |
| —                | _   | —                | —    | —                | —               | -               | —     |
| bit 15           |     |                  |      |                  |                 |                 | bit 8 |
|                  |     |                  |      |                  |                 |                 |       |
| W-0              | W-0 | W-0              | W-0  | W-0              | W-0             | W-0             | W-0   |
|                  |     |                  | NVMK | EY<7:0>          |                 |                 |       |
| bit 7            |     |                  |      |                  |                 |                 | bit 0 |
| Legend:          |     |                  |      |                  |                 |                 |       |
| -                | :.  |                  | L :4 |                  |                 | (O)             |       |
| R = Readable b   | π   | W = Writable     | DIC  | U = Unimple      | mented bit, rea | id as 'U        |       |
| -n = Value at PC | )R  | '1' = Bit is set |      | '0' = Bit is cle | eared           | x = Bit is unkr | nown  |

#### REGISTER 5-2: NVMKEY: NON-VOLATILE MEMORY KEY REGISTER

bit 15-8 Unimplemented: Read as '0'

bit 7-0 **NVMKEY<7:0>:** Key Register bits (write-only)

#### 5.4.1 PROGRAMMING ALGORITHM FOR FLASH PROGRAM MEMORY

One row of program Flash memory can be programmed at a time. To achieve this, it is necessary to erase the 8-row erase page that contains the desired row. The general process is:

- 1. Read eight rows of program memory (512 instructions) and store in data RAM.
- 2. Update the program data in RAM with the desired new data.
- 3. Erase the block (see Example 5-1):
  - a) Set the NVMOP bits (NVMCON<3:0>) to '0010' to configure for block erase. Set the ERASE (NVMCON<6>) and WREN (NVMCON<14>) bits.
  - b) Write the starting address of the page to be erased into the TBLPAG and W registers.
  - c) Write 0x55 to NVMKEY.
  - d) Write 0xAA to NVMKEY.
  - e) Set the WR bit (NVMCON<15>). The erase cycle begins and the CPU stalls for the duration of the erase cycle. When the erase is done, the WR bit is cleared automatically.

- 4. Write the first 64 instructions from data RAM into the program memory buffers (see Example 5-2).
- 5. Write the program block to Flash memory:
  - a) Set the NVMOP bits to '0001' to configure for row programming. Clear the ERASE bit and set the WREN bit.
  - b) Write 0x55 to NVMKEY.
  - c) Write 0xAA to NVMKEY.
  - d) Set the WR bit. The programming cycle begins and the CPU stalls for the duration of the write cycle. When the write to Flash memory is done, the WR bit is cleared automatically.
- Repeat steps 4 and 5, using the next available 64 instructions from the block in data RAM by incrementing the value in TBLPAG, until all 512 instructions are written back to Flash memory.

For protection against accidental operations, the write initiate sequence for NVMKEY must be used to allow any erase or program operation to proceed. After the programming command has been executed, the user application must wait for the programming time until programming is complete. The two instructions following the start of the programming sequence should be NOPS, as shown in Example 5-3.

#### EXAMPLE 5-1: ERASING A PROGRAM MEMORY PAGE

| ; Set up NVMCON for block erase operation |                                         |
|-------------------------------------------|-----------------------------------------|
| MOV #0x4042, W0                           | ;                                       |
| MOV W0, NVMCON                            | ; Initialize NVMCON                     |
| ; Init pointer to row to be ERASED        |                                         |
| MOV #tblpage(PROG ADDR), W0               | ;                                       |
| MOV W0, TBLPAG                            | ; Initialize PM Page Boundary SFR       |
| MOV #tbloffset(PROG ADDR), W0             | ; Initialize in-page EA[15:0] pointer   |
| TBLWTL W0, [W0]                           | ; Set base address of erase block       |
| DISI #5                                   | ; Block all interrupts with priority <7 |
|                                           | ; for next 5 instructions               |
| MOV #0x55, W0                             |                                         |
| MOV W0, NVMKEY                            | ; Write the 55 key                      |
| MOV #0xAA, W1                             | ;                                       |
| MOV W1, NVMKEY                            | ; Write the AA key                      |
| BSET NVMCON, #WR                          | ; Start the erase sequence              |
| NOP                                       | ; Insert two NOPs after the erase       |
| NOP                                       | ; command is asserted                   |
|                                           |                                         |

#### EXAMPLE 5-2: LOADING THE WRITE BUFFERS

| ; | Set up NVMCO  | N for row programming oper | at  | ions                                  |
|---|---------------|----------------------------|-----|---------------------------------------|
|   | MOV           | #0x4001, W0                | ;   |                                       |
|   | MOV           | W0, NVMCON                 | ;   | Initialize NVMCON                     |
| ; | Set up a poi: | nter to the first program  | mer | nory location to be written           |
| ; | program memo  | ry selected, and writes en | ab. | led                                   |
|   | MOV           | #0x0000, W0                | ;   |                                       |
|   | MOV           | W0, TBLPAG                 | ;   | Initialize PM Page Boundary SFR       |
|   | MOV           | #0x6000, W0                | ;   | An example program memory address     |
| ; | Perform the   | TBLWT instructions to writ | e t | the latches                           |
| ; | Oth program   | word                       |     |                                       |
|   | MOV           | #LOW WORD 0, W2            | ;   |                                       |
|   | MOV           | #HIGH BYTE 0, W3           | ;   |                                       |
|   | TBLWTL        | W2, [W0]                   | ;   | Write PM low word into program latch  |
|   | TBLWTH        | W3, [W0++]                 | ;   | Write PM high byte into program latch |
| ; | 1st_program_  | word                       |     |                                       |
|   | MOV           | #LOW_WORD_1, W2            | ;   |                                       |
|   | MOV           | #HIGH_BYTE_1, W3           | ;   |                                       |
|   | TBLWTL        | W2, [W0]                   | ;   | Write PM low word into program latch  |
|   | TBLWTH        | W3, [W0++]                 | ;   | Write PM high byte into program latch |
| ; | 2nd_program   | _word                      |     |                                       |
|   | MOV           | #LOW_WORD_2, W2            | ;   |                                       |
|   | MOV           | #HIGH_BYTE_2, W3           | ;   |                                       |
|   |               | W2, [W0]                   | ;   | Write PM low word into program latch  |
|   | TBLWTH        | W3, [W0++]                 | ;   | Write PM high byte into program latch |
|   | •             |                            |     |                                       |
|   | •             |                            |     |                                       |
|   | •             |                            |     |                                       |
| ; | 63rd_program  |                            |     |                                       |
|   |               | #LOW_WORD_31, W2           | ;   |                                       |
|   |               | #HIGH_BYTE_31, W3          | ;   |                                       |
|   |               | W2, [W0]                   |     | Write PM low word into program latch  |
|   | TBLWTH        | W3, [W0++]                 | ;   | Write PM high byte into program latch |
|   |               |                            |     |                                       |

#### EXAMPLE 5-3: INITIATING A PROGRAMMING SEQUENCE

| DISI | #5          | ; Block all interrupts with priority <7 |
|------|-------------|-----------------------------------------|
|      |             | ; for next 5 instructions               |
| MOV  | #0x55, W0   |                                         |
| MOV  | W0, NVMKEY  | ; Write the 55 key                      |
| MOV  | #0xAA, W1   | ;                                       |
| MOV  | W1, NVMKEY  | ; Write the AA key                      |
| BSET | NVMCON, #WR | ; Start the erase sequence              |
| NOP  |             | ; Insert two NOPs after the             |
| NOP  |             | ; erase command is asserted             |
|      |             |                                         |

### 6.0 RESETS

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 8. "Reset" (DS70192) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Reset module combines all Reset sources and controls the device Master Reset Signal, SYSRST. The following is a list of device Reset sources:

- POR: Power-on Reset
- BOR: Brown-out Reset
- MCLR: Master Clear Pin Reset
- SWR: Software RESET Instruction
- WDTO: Watchdog Timer Reset
- TRAPR: Trap Conflict Reset
- IOPUWR: Illegal Condition Device Reset
  - Illegal Opcode Reset
  - Uninitialized W Register Reset
  - Security Reset

A simplified block diagram of the Reset module is shown in Figure 6-1.

Any active source of reset will make the SYSRST signal active. On system Reset, some of the registers associated with the CPU and peripherals are forced to a known Reset state and some are unaffected.

Note: Refer to the specific peripheral section or Section 3.0 "CPU" of this data sheet for register Reset states.

All types of device Reset sets a corresponding status bit in the RCON register to indicate the type of Reset (see Register 6-1).

A POR clears all the bits, except for the POR bit (RCON<0>), that are set. The user application can set or clear any bit at any time during code execution. The RCON bits only serve as status bits. Setting a particular Reset status bit in software does not cause a device Reset to occur.

The RCON register also has other bits associated with the Watchdog Timer and device power-saving states. The function of these bits is discussed in other sections of this manual.

**Note:** The status bits in the RCON register should be cleared after they are read so that the next RCON register value after a device Reset is meaningful.



| R/W-0           | R/W-0                                                                                                                    | U-0                                  | U-0            | U-0                   | U-0              | U-0            | R/W-0        |  |  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------|-----------------------|------------------|----------------|--------------|--|--|
| TRAPR           | IOPUWR                                                                                                                   | —                                    | —              |                       | _                | _              | VREGS        |  |  |
| bit 15          |                                                                                                                          |                                      |                |                       |                  |                | bit          |  |  |
| R/W-0           | R/W-0                                                                                                                    | R/W-0                                | R/W-0          | R/W-0                 | R/W-0            | R/W-1          | R/W-1        |  |  |
| EXTR            | SWR                                                                                                                      | SWDTEN <sup>(2)</sup>                | WDTO           | SLEEP                 | IDLE             | BOR            | POR          |  |  |
| bit 7           |                                                                                                                          |                                      |                |                       |                  |                | bit          |  |  |
| Legend:         |                                                                                                                          |                                      |                |                       |                  |                |              |  |  |
| R = Readable    | bit                                                                                                                      | W = Writable I                       | oit            | U = Unimpler          | mented bit, read | d as '0'       |              |  |  |
| -n = Value at I | POR                                                                                                                      | '1' = Bit is set                     |                | '0' = Bit is cle      | ared             | x = Bit is unk | nown         |  |  |
| bit 15          | TRAPR: Trap                                                                                                              | Reset Flag bit                       |                |                       |                  |                |              |  |  |
|                 |                                                                                                                          | onflict Reset ha<br>onflict Reset ha |                | h                     |                  |                |              |  |  |
| bit 14          | •                                                                                                                        | egal Opcode or                       |                |                       | et Flag bit      |                |              |  |  |
|                 | 1 = An illega                                                                                                            | al opcode detec                      | ction, an ille | gal address mo        | ode or uninitial | ized W registe | er used as a |  |  |
|                 |                                                                                                                          | Pointer caused<br>I opcode or unir   |                | Posot has not o       | courrod          |                |              |  |  |
| bit 13-9        | -                                                                                                                        | ited: Read as '(                     |                | Ceset has not of      | ccurred          |                |              |  |  |
| bit 8           | •                                                                                                                        | age Regulator S                      |                | na Sleen bit          |                  |                |              |  |  |
|                 |                                                                                                                          | egulator is activ                    | •              | •                     |                  |                |              |  |  |
|                 |                                                                                                                          | egulator goes in                     |                |                       | ер               |                |              |  |  |
| bit 7           | EXTR: External Reset Pin (MCLR) bit                                                                                      |                                      |                |                       |                  |                |              |  |  |
|                 | <ul> <li>1 = A Master Clear (pin) Reset has occurred</li> <li>0 = A Master Clear (pin) Reset has not occurred</li> </ul> |                                      |                |                       |                  |                |              |  |  |
| bit 6           |                                                                                                                          | are Reset Flag (                     |                |                       |                  |                |              |  |  |
|                 |                                                                                                                          | instruction has                      | -              |                       |                  |                |              |  |  |
|                 |                                                                                                                          | instruction has                      |                |                       |                  |                |              |  |  |
| bit 5           |                                                                                                                          | oftware Enable/                      | Disable of W   | DT bit <sup>(2)</sup> |                  |                |              |  |  |
|                 | 1 = WDT is e                                                                                                             |                                      |                |                       |                  |                |              |  |  |
| bit 4           | 0 = WDT is d                                                                                                             |                                      | o out Elog b   | i+                    |                  |                |              |  |  |
| DIL 4           |                                                                                                                          | hdog Timer Tim<br>e-out has occur    | -              | it.                   |                  |                |              |  |  |
|                 |                                                                                                                          | e-out has occur                      |                |                       |                  |                |              |  |  |
| bit 3           | SLEEP: Wak                                                                                                               | e-up from Sleep                      | Flag bit       |                       |                  |                |              |  |  |
|                 |                                                                                                                          | as been in Slee                      | -              |                       |                  |                |              |  |  |
|                 | 0 = Device ha                                                                                                            | as not been in S                     | leep mode      |                       |                  |                |              |  |  |
| bit 2           |                                                                                                                          | up from Idle Fla                     | g bit          |                       |                  |                |              |  |  |
|                 |                                                                                                                          | as in Idle mode                      |                |                       |                  |                |              |  |  |
| bit 1           |                                                                                                                          | as not in Idle m                     |                |                       |                  |                |              |  |  |
| DILI            |                                                                                                                          | -out Reset Flag<br>out Reset has c   |                |                       |                  |                |              |  |  |
|                 |                                                                                                                          | out Reset has r                      |                |                       |                  |                |              |  |  |
| bit 0           |                                                                                                                          | on Reset Flag I                      |                |                       |                  |                |              |  |  |
|                 |                                                                                                                          | on Reset has o                       |                |                       |                  |                |              |  |  |
|                 | 0 = A Power-                                                                                                             |                                      |                |                       |                  |                |              |  |  |

# REGISTER 6-1: RCON: RESET CONTROL REGISTER<sup>(1)</sup>

- **Note 1:** All of the Reset status bits can be set or cleared in software. Setting one of these bits in software does not cause a device Reset.
  - 2: If the FWDTEN Configuration bit is '1' (unprogrammed), the WDT is always enabled, regardless of the SWDTEN bit setting.

### 6.1 System Reset

The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices have two types of Reset:

- Cold Reset
- Warm Reset

A cold Reset is the result of a Power-on Reset (POR) or a Brown-out Reset (BOR). On a cold Reset, the FNOSC Configuration bits in the FOSC Configuration register select the device clock source. A warm Reset is the result of all the other Reset sources, including the RESET instruction. On warm Reset, the device will continue to operate from the current clock source as indicated by the Current Oscillator Selection (COSC<2:0>) bits in the Oscillator Control (OSCCON<14:12>) register.

The device is kept in a Reset state until the system power supplies have stabilized at appropriate levels and the oscillator clock is ready. The sequence in which this occurs is described in Figure 6-2.

|                        | ••••                         |                              |                      |                                            |
|------------------------|------------------------------|------------------------------|----------------------|--------------------------------------------|
| Oscillator Mode        | Oscillator<br>Start-up Delay | Oscillator<br>Start-up Timer | PLL Lock Time        | Total Delay                                |
| FRC, FRCDIV16, FRCDIVN | Toscd <sup>(1)</sup>         |                              |                      | Toscd <sup>(1)</sup>                       |
| FRCPLL                 | Toscd <sup>(1)</sup>         | —                            | ТLОСК <sup>(3)</sup> | Toscd + Tlock <sup>(1,3)</sup>             |
| XT                     | Toscd <sup>(1)</sup>         | Tost <sup>(2)</sup>          | —                    | Toscd + Tost <sup>(1,2)</sup>              |
| HS                     | Toscd <sup>(1)</sup>         | Tost <sup>(2)</sup>          | —                    | Toscd + Tost <sup>(1,2)</sup>              |
| EC                     | _                            | —                            | —                    | —                                          |
| XTPLL                  | Toscd <sup>(1)</sup>         | Tost <sup>(2)</sup>          | ТLOCК <sup>(3)</sup> | Toscd + Tost +<br>Tlock <sup>(1,2,3)</sup> |
| HSPLL                  | Toscd <sup>(1)</sup>         | Tost <sup>(2)</sup>          | ТLOCК <sup>(3)</sup> | Toscd + Tost +<br>Tlock <sup>(1,2,3)</sup> |
| ECPLL                  | _                            | —                            | ТLOCК <sup>(3)</sup> | ТLОСК <sup>(3)</sup>                       |
| LPRC                   | Toscd <sup>(1)</sup>         | —                            | —                    | Toscd <sup>(1)</sup>                       |
|                        |                              |                              |                      |                                            |

#### TABLE 6-1: OSCILLATOR DELAY

**Note 1:** TOSCD = Oscillator start-up delay (1.1 μs max for FRC, 70 μs max for LPRC). Crystal oscillator start-up times vary with crystal characteristics, load capacitance, etc.

**2:** TOST = Oscillator start-up timer delay (1024 oscillator clock period). For example, TOST = 102.4 μs for a 10 MHz crystal and TOST = 32 ms for a 32 kHz crystal.

**3:** TLOCK = PLL lock time (1.5 ms nominal) if PLL is enabled.





#### 6.2 Power-on Reset (POR)

A Power-on Reset (POR) circuit ensures the device is reset from power-on. The POR circuit is active until VDD crosses the VPOR threshold and the delay, TPOR, has elapsed. The delay, TPOR, ensures the internal device bias circuits become stable.

The device supply voltage characteristics must meet the specified starting voltage and rise rate requirements to generate the POR. Refer to Section 27.0 "Electrical Characteristics" for details.

The POR Status (POR) bit in the Reset Control (RCON<0>) register is set to indicate the Power-on Reset.

#### 6.3 Brown-out Reset (BOR) and Power-up Timer (PWRT)

The on-chip regulator has a Brown-out Reset (BOR) circuit that resets the device when the VDD is too low (VDD < VBOR) for proper device operation. The BOR circuit keeps the device in Reset until VDD crosses the

VBOR threshold and the delay, TBOR, has elapsed. The delay, TBOR, ensures the voltage regulator output becomes stable.

The BOR Status (BOR) bit in the Reset Control (RCON<1>) register is set to indicate the Brown-out Reset.

The device will not run at full speed after a BOR as the VDD should rise to acceptable levels for full-speed operation. The PWRT provides power-up time delay (TPWRT) to ensure that the system power supplies have stabilized at the appropriate levels for full-speed operation before the SYSRST is released.

The power-up timer delay (TPWRT) is programmed by the Power-on Reset Timer Value Select (FPWRT<2:0>) bits in the POR Configuration (FPOR<2:0>) register, which provides eight settings (from 0 ms to 128 ms). Refer to Section 24.0 "Special Features" for further details.

Figure 6-3 shows the typical brown-out scenarios. The reset delay (TBOR + TPWRT) is initiated each time VDD rises above the VBOR trip point



#### FIGURE 6-3: BROWN-OUT SITUATIONS

### 6.4 External Reset (EXTR)

The external <u>Reset</u> is generated by driving the <u>MCLR</u> pin low. The <u>MCLR</u> pin is a Schmitt Trigger input with an additional glitch filter. Reset pulses that are longer than the minimum pulse width will generate a Reset. Refer to <u>Section 27.0 "Electrical Characteristics"</u> for minimum pulse width specifications. The external Reset (<u>MCLR</u>) pin (EXTR) bit in the <u>Reset</u> Control (RCON) register is set to indicate the <u>MCLR</u> Reset.

#### 6.4.1 EXTERNAL SUPERVISORY CIRCUIT

Many systems have external supervisory circuits that generate Reset signals to reset multiple devices in the system. This external Reset signal can be directly connected to the MCLR pin to reset the device when the rest of system is reset.

#### 6.4.2 INTERNAL SUPERVISORY CIRCUIT

When using the internal power supervisory circuit to reset the device, the external Reset pin (MCLR) should be tied directly or resistively to VDD. In this case, the MCLR pin will not be used to generate a Reset. The external Reset pin (MCLR) does not have an internal pull-up and must not be left unconnected.

#### 6.5 Software RESET Instruction (SWR)

Whenever the RESET instruction is executed, the device will assert SYSRST, placing the device in a special Reset state. This Reset state will not re-initialize the clock. The clock source in effect prior to the RESET instruction will remain. SYSRST is released at the next instruction cycle and the Reset vector fetch will commence.

The Software Reset (SWR) flag (instruction) in the Reset Control (RCON<6>) register is set to indicate the software Reset.

### 6.6 Watchdog Time-out Reset (WDTO)

Whenever a Watchdog <u>time-out</u> occurs, the device will asynchronously assert SYSRST. The clock source will remain unchanged. A WDT time-out during Sleep or Idle mode will wake-up the processor, but will not reset the processor.

The Watchdog Timer Time-out (WDTO) flag in the Reset Control (RCON<4>) register is set to indicate the Watchdog Reset. Refer to **Section 24.4 "Watchdog Timer (WDT)**" for more information on Watchdog Reset.

#### 6.7 Trap Conflict Reset

If a lower priority hard trap occurs while a higher priority trap is being processed, a hard Trap Conflict Reset occurs. The hard traps include exceptions of priority level 13 through level 15, inclusive. The address error (level 13) and oscillator error (level 14) traps fall into this category.

The Trap Reset (TRAPR) flag in the Reset Control (RCON<15>) register is set to indicate the Trap Conflict Reset. Refer to **Section 7.0 "Interrupt Controller"** for more information on Trap Conflict Resets.

### 6.8 Illegal Condition Device Reset

An illegal condition device Reset occurs due to the following sources:

- Illegal Opcode Reset
- Uninitialized W Register Reset
- · Security Reset

The Illegal Opcode or Uninitialized W Access Reset (IOPUWR) flag in the Reset Control (RCON<14>) register is set to indicate the illegal condition device Reset.

#### 6.8.1 ILLEGAL OPCODE RESET

A device Reset is generated if the device attempts to execute an illegal opcode value that is fetched from program memory.

The Illegal Opcode Reset function can prevent the device from executing program memory sections that are used to store constant data. To take advantage of the Illegal Opcode Reset, use only the lower 16 bits of each program memory section to store the data values. The upper 8 bits should be programmed with 3Fh, which is an illegal opcode value.

#### 6.8.2 UNINITIALIZED W REGISTER RESET

Any attempt to use the uninitialized W register as an Address Pointer will Reset the device. The W register array (with the exception of W15) is cleared during all Resets and is considered uninitialized until written to.

#### 6.8.3 SECURITY RESET

If a Program Flow Change (PFC) or Vector Flow Change (VFC) targets a restricted location in a protected segment (boot and secure segment), that operation will cause a Security Reset.

The PFC occurs when the program counter is reloaded as a result of a call, jump, computed jump, return, return from subroutine or other form of branch instruction.

The VFC occurs when the program counter is reloaded with an interrupt or trap vector.

Refer to Section 24.8 "Code Protection and CodeGuard™ Security" for more information on Security Reset.

#### 6.9 Using the RCON Status Bits

The user application can read the Reset Control (RCON) register after any device Reset to determine the cause of the Reset.

| Note: | The status bits in the RCON register      |
|-------|-------------------------------------------|
|       | should be cleared after they are read so  |
|       | that the next RCON register value after a |
|       | device Reset will be meaningful.          |

#### TABLE 6-2: RESET FLAG BIT OPERATION

 Table 6-2 provides a summary of the Reset flag bit operation.

| Flag Bit         | Set by:                                                             | Cleared by:                                     |
|------------------|---------------------------------------------------------------------|-------------------------------------------------|
| TRAPR (RCON<15>) | Trap conflict event                                                 | POR,BOR                                         |
| IOPWR (RCON<14>) | Illegal opcode or uninitialized W register access or Security Reset | POR,BOR                                         |
| EXTR (RCON<7>)   | MCLR Reset                                                          | POR                                             |
| SWR (RCON<6>)    | RESET instruction                                                   | POR,BOR                                         |
| WDTO (RCON<4>)   | WDT time-out                                                        | PWRSAV instruction, CLRWDT instruction, POR,BOR |
| SLEEP (RCON<3>)  | PWRSAV #SLEEP instruction                                           | POR,BOR                                         |
| IDLE (RCON<2>)   | PWRSAV #IDLE instruction                                            | POR,BOR                                         |
| BOR (RCON<1>)    | POR, BOR                                                            | _                                               |
| POR (RCON<0>)    | POR                                                                 | _                                               |

Note: All Reset flag bits can be set or cleared by user software.

NOTES:

## 7.0 INTERRUPT CONTROLLER

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 47. "Interrupts (Part V)" (DS70597) in the "dsPIC33F/ PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 interrupt controller reduces the numerous peripheral interrupt request signals to a single interrupt request signal to the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 CPU. It has the following features:

- Up to eight processor exceptions and software traps
- Seven user-selectable priority levels
- Interrupt Vector Table (IVT) with up to 118 vectors
- A unique vector for each interrupt or exception source
- Fixed priority within a specified user priority level
- Alternate Interrupt Vector Table (AIVT) for debug support
- Fixed interrupt entry and return latencies

### 7.1 Interrupt Vector Table

The Interrupt Vector Table (IVT) is shown in Figure 7-1. The IVT resides in program memory, starting at location 000004h. The IVT contains 126 vectors, consisting of eight nonmaskable trap vectors, plus up to 118 sources of interrupt. In general, each interrupt source has its own vector. Each interrupt vector contains a 24-bit-wide address. The value programmed into each interrupt vector location is the starting address of the associated Interrupt Service Routine (ISR). Interrupt vectors are prioritized in terms of their natural priority. This priority is linked to their position in the vector table. Lower addresses generally have a higher natural priority. For example, the interrupt associated with vector 0 will take priority over interrupts at any other vector address.

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 devices implement up to 71 unique interrupts and five non-maskable traps. These are summarized in Table 7-1.

#### 7.1.1 ALTERNATE INTERRUPT VECTOR TABLE

The Alternate Interrupt Vector Table (AIVT) is located after the IVT, as shown in Figure 7-1. Access to the AIVT is provided by the ALTIVT control bit (INTCON2<15>). If the ALTIVT bit is set, all interrupt and exception processes use the alternate vectors instead of the default vectors. The alternate vectors are organized in the same manner as the default vectors.

The AIVT supports debugging by providing a means to switch between an application and a support environment without requiring the interrupt vectors to be reprogrammed. This feature also enables switching between applications for evaluation of different software algorithms at run time. If the AIVT is not needed, the AIVT should be programmed with the same addresses used in the IVT.

### 7.2 Reset Sequence

A device Reset is not a true exception because the interrupt controller is not involved in the Reset process. The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 device clears its registers in response to a Reset, which forces the PC to zero. The digital signal controller then begins program execution at location 0x000000. A GOTO instruction at the Reset address can redirect program execution to the appropriate start-up routine.

**Note:** Any unimplemented or unused vector locations in the IVT and AIVT should be programmed with the address of a default interrupt handler routine that contains a RESET instruction.

#### FIGURE 7-1: dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 INTERRUPT VECTOR TABLE



| TABLE 7-1:       | INTERRUPT VECTORS              |                       |                       |                                          |  |  |
|------------------|--------------------------------|-----------------------|-----------------------|------------------------------------------|--|--|
| Vector<br>Number | Interrupt<br>Request<br>(IQR)  | IVT Address           | AIVT Address          | Interrupt Source                         |  |  |
|                  | Highest Natural Order Priority |                       |                       |                                          |  |  |
| 8                | 0                              | 0x000014              | 0x000114              | INT0 – External Interrupt 0              |  |  |
| 9                | 1                              | 0x000016              | 0x000116              | IC1 – Input Capture 1                    |  |  |
| 10               | 2                              | 0x000018              | 0x000118              | OC1 – Output Compare 1                   |  |  |
| 11               | 3                              | 0x00001A              | 0x00011A              | T1 – Timer1                              |  |  |
| 12               | 4                              | 0x00001C              | 0x00011C              | DMA0 – DMA Channel 0                     |  |  |
| 13               | 5                              | 0x00001E              | 0x00011E              | IC2 – Input Capture 2                    |  |  |
| 14               | 6                              | 0x000020              | 0x000120              | OC2 – Output Compare 2                   |  |  |
| 15               | 7                              | 0x000022              | 0x000122              | T2 – Timer2                              |  |  |
| 16               | 8                              | 0x000024              | 0x000124              | T3 – Timer3                              |  |  |
| 17               | 9                              | 0x000026              | 0x000126              | SPI1E – SPI1 Fault                       |  |  |
| 18               | 10                             | 0x000028              | 0x000128              | SPI1 – SPI1 Transfer Done                |  |  |
| 19               | 11                             | 0x00002A              | 0x00012A              | U1RX – UART1 Receiver                    |  |  |
| 20               | 12                             | 0x00002C              | 0x00012C              | U1TX – UART1 Transmitter                 |  |  |
| 21               | 13                             | 0x00002E              | 0x00012E              | ADC – ADC Group Convert Done             |  |  |
| 22               | 14                             | 0x000030              | 0x000130              | DMA1 – DMA Channel 1                     |  |  |
| 23               | 15                             | 0x000032              | 0x000132              | Reserved                                 |  |  |
| 24               | 16                             | 0x000034              | 0x000134              | SI2C1 – I2C1 Slave Event                 |  |  |
| 25               | 17                             | 0x000036              | 0x000136              | MI2C1 – I2C1 Master Event                |  |  |
| 26               | 18                             | 0x000038              | 0x000138              | CMP1 – Analog Comparator 1 Interrupt     |  |  |
| 27               | 19                             | 0x00003A              | 0x00013A              | CN – Input Change Notification Interrupt |  |  |
| 28               | 20                             | 0x00003C              | 0x00013C              | INT1 – External Interrupt 1              |  |  |
| 29-31            | 21-23                          | 0x00003E-<br>0x000042 | 0x00013E-<br>0x000142 | Reserved                                 |  |  |
| 32               | 24                             | 0x000044              | 0x000144              | DMA2 – DMA Channel 2                     |  |  |
| 33               | 25                             | 0x000046              | 0x000146              | OC3 – Output Compare 3                   |  |  |
| 34               | 26                             | 0x000048              | 0x000148              | OC4 – Output Compare 4                   |  |  |
| 35               | 27                             | 0x00004A              | 0x00014A              | T4 – Timer4                              |  |  |
| 36               | 28                             | 0x00004C              | 0x00014C              | T5 – Timer5                              |  |  |
| 37               | 29                             | 0x00004E              | 0x00014E              | INT2 – External Interrupt 2              |  |  |
| 38               | 30                             | 0x000050              | 0x000150              | U2RX – UART2 Receiver                    |  |  |
| 39               | 31                             | 0x000052              | 0x000152              | U2TX – UART2 Transmitter                 |  |  |
| 40               | 32                             | 0x000054              | 0x000154              | SPI2E – SPI2 Error                       |  |  |
| 41               | 33                             | 0x000056              | 0x000156              | SPI2 – SPI2 Transfer Done                |  |  |
| 42               | 34                             | 0x000058              | 0x000158              | C1RX – ECAN1 Receive Data Ready          |  |  |
| 43               | 35                             | 0x00005A              | 0x00015A              | C1 – ECAN1 Event                         |  |  |
| 44               | 36                             | 0x00005C              | 0x00015C              | DMA3 – DMA Channel 3                     |  |  |
| 45               | 37                             | 0x00005E              | 0x00015E              | IC3 – Input Capture 3                    |  |  |
| 46               | 38                             | 0x000060              | 0x000160              | IC4 – Input Capture 4                    |  |  |
| 47-56            | 39-48                          | 0x000062-<br>0x000074 | 0x000162-<br>0x000174 | Reserved                                 |  |  |
| 57               | 49                             | 0x000076              | 0x000176              | SI2C2 – I2C2 Slave Events                |  |  |
| 58               | 50                             | 0x000078              | 0x000178              | MI2C2 – I2C2 Master Events               |  |  |
| 59-60            | 51-52                          | 0x00007A-<br>0x00007C | 0x00017A-<br>0x00017C | Reserved                                 |  |  |
| 61               | 53                             | 0x00007E              | 0x00017E              | INT3 – External Interrupt 3              |  |  |
| 62               | 54                             | 0x000080              | 0x000180              | INT4 – External Interrupt 4              |  |  |

### TABLE 7-1:INTERRUPT VECTORS

© 2009-2012 Microchip Technology Inc.

| INTERRU                       | IPT VECTORS (C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ONTINUED)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt<br>Request<br>(IQR) | IVT Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | AIVT Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Interrupt Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 55-56                         | 0x000082-<br>0x000084                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x000182-<br>0x000184                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 57                            | 0x000086                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x000186                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM PSEM Special Event Match                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 58                            | 0x000088                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x000188                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | QEI1 – Position Counter Compare                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 59-64                         | 0x00008A-<br>0x000094                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x00018A-<br>0x000194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 65                            | 0x000096                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x000196                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | U1E – UART1 Error Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 66                            | 0x000098                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x000198                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | U2E – UART2 Error Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 67-69                         | 0x00009A-<br>0x00009E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x00019A-<br>0x00019E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 70                            | 0x0000A0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001A0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | C1TX – ECAN1 Transmit Data Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 71                            | 0x0000A2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001A2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 72                            | 0x0000A4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001A4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 73                            | 0x0000A6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001A6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM Secondary Special Event Match                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 74                            | 0x0000A8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001A8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 75                            | 0x0000AA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001AA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | QEI2 – Position Counter Compare                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 76-80                         | 0x0000AC-<br>0x0000B4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x0001AC-<br>0x0001B4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 81                            | 0x0000B6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001B6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ADC Pair 8 Conversion Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 82                            | 0x0000B8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001B8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ADC Pair 9 Conversion Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 83                            | 0x0000BA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001BA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ADC Pair 10 Conversion Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 84                            | 0x0000BC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001BC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ADC Pair 11 Conversion Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 85                            | 0x0000BE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001BE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ADC Pair 12 Conversion Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 86-93                         | 0x0000C0-<br>0x0000CE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x0001C0-<br>0x0001CE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 94                            | 0x0000D0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001D0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM1 – PWM1 Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 95                            | 0x0000D2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001D2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM2 – PWM2 Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 96                            | 0x0000D4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001D4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM3 – PWM3 Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 97                            | 0x0000D6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001D6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM4 – PWM4 Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 98                            | 0x0000D8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001D8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM5 – PWM5 Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 99                            | 0x0000DA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001DA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM6 – PWM6 Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 100                           | 0x0000DC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001DC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM7– PWM7 Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 101                           | 0x0000DE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001DE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM8 – PWM8 Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 102                           | 0x0000E0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001E0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM9 – PWM9 Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 103                           | 0x0000E2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x00001E2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CMP2 – Analog Comparator 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 104                           | 0x0000E4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001E4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CMP3 – Analog Comparator 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 105                           | 0x0000E6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001E6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CMP4 – Analog Comparator 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 106-109                       | 0x0000E8-<br>0x0000EE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x0001E8-<br>0x0001EE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 110                           | 0x0000F0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001F0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ADC Pair 0 Convert Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 111                           | 0x0000F2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001F2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ADC Pair 1 Convert Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 112                           | 0x0000F4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001F4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ADC Pair 2 Convert Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 113                           | 0x0000F6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001F6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ADC Pair 3 Convert Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                               | 0x0000F8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001F8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ADC Pair 4 Convert Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 114                           | 0/00001.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 114<br>115                    | 0x0000FA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0001FA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ADC Pair 5 Convert Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x0001FA<br>0x0001FC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ADC Pair 5 Convert Done<br>ADC Pair 6 Convert Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                               | Interrupt<br>Request<br>(IQR)           55-56           57           58           59-64           65           66           67-69           70           71           72           73           74           75           76-80           81           82           83           84           85           86-93           94           95           96           97           98           99           100           101           102           103           104           105           106-109           111           112 | Interrupt<br>Request<br>(IQR)         IVT Address           55-56         0x000082-<br>0x000084           57         0x000086           58         0x000084           59-64         0x000094           65         0x000094           66         0x000094           66         0x000094           67-69         0x000094           70         0x000040           71         0x000042           72         0x0000A2           74         0x0000A2           75         0x0000A4           75         0x0000A4           75         0x0000A4           74         0x0000B4           81         0x0000B4           82         0x0000B4           83         0x0000B4           84         0x0000B4           84         0x0000B2           94         0x0000D2           95         0x0000D4           97         0x0000D4           97         0x0000D4           97         0x0000D4           97         0x0000D4           97         0x0000D4           98         0x0000D4           99         0x0000D4 </td <td>Request<br/>(IQR)         IVT Address         AIVT Address           55-56         0x000082-<br/>0x000084         0x000182-<br/>0x000184           57         0x000086         0x000188           58         0x00008A-<br/>0x000194         0x00018A-<br/>0x000194           65         0x000094         0x000196           66         0x000094         0x000198           67-69         0x000094         0x000194           70         0x000094         0x000192           70         0x000094         0x000140           71         0x000040         0x000140           71         0x000040         0x000144           73         0x0000A6         0x0001A6           74         0x0000A8         0x0001A8           75         0x0000A6         0x0001A6           74         0x0000A8         0x0001A6           76-80         0x0000B4         0x0001B4      81         0x0000B6         0x0001B6           82         0x0000B6         0x0001B2           84         0x0000B7         0x0001B2           85         0x0000B6         0x0001B2           94         0x0000D0         0x0001D2           95         0x0000D2         0x0001D4</td> | Request<br>(IQR)         IVT Address         AIVT Address           55-56         0x000082-<br>0x000084         0x000182-<br>0x000184           57         0x000086         0x000188           58         0x00008A-<br>0x000194         0x00018A-<br>0x000194           65         0x000094         0x000196           66         0x000094         0x000198           67-69         0x000094         0x000194           70         0x000094         0x000192           70         0x000094         0x000140           71         0x000040         0x000140           71         0x000040         0x000144           73         0x0000A6         0x0001A6           74         0x0000A8         0x0001A8           75         0x0000A6         0x0001A6           74         0x0000A8         0x0001A6           76-80         0x0000B4         0x0001B4      81         0x0000B6         0x0001B6           82         0x0000B6         0x0001B2           84         0x0000B7         0x0001B2           85         0x0000B6         0x0001B2           94         0x0000D0         0x0001D2           95         0x0000D2         0x0001D4 |

| <b>TABLE 7-1</b> : | INTERRUPT VECTORS (CONTINUED) |
|--------------------|-------------------------------|
|--------------------|-------------------------------|

#### 7.3 Interrupt Control and Status Registers

ThedsPIC33FJ32GS406/608/610anddsPIC33FJ64GS406/606/608/610devices implement 27registers for the interrupt controller:

- INTCON1
- INTCON2
- IFSx
- IECx
- IPCx
- INTTREG

#### 7.3.1 INTCON1 AND INTCON2

Global interrupt control functions are controlled from INTCON1 and INTCON2. INTCON1 contains the Interrupt Nesting Disable (NSTDIS) bit as well as the control and status flags for the processor trap sources. The INTCON2 register controls the external interrupt request signal behavior and the use of the Alternate Interrupt Vector Table.

#### 7.3.2 IFSx

The IFSx registers maintain all of the interrupt request flags. Each source of interrupt has a status bit, which is set by the respective peripherals or external signal and is cleared via software.

#### 7.3.3 IECx

The IECx registers maintain all of the interrupt enable bits. These control bits are used to individually enable interrupts from the peripherals or external signals.

#### 7.3.4 IPCx

The IPCx registers are used to set the Interrupt Priority Level for each source of interrupt. Each user interrupt source can be assigned to one of eight priority levels.

#### 7.3.5 INTTREG

The INTTREG register contains the associated interrupt vector number and the new CPU Interrupt priority Level, which are latched into the Vector Number (VECNUM<6:0>) and Interrupt Level (ILR<3:0>) bit fields in the INTTREG register. The new Interrupt Priority Level is the priority of the pending interrupt.

The interrupt sources are assigned to the IFSx, IECx and IPCx registers in the same sequence that they are listed in Table 7-1. For example, the INT0 (External Interrupt 0) is shown as having vector number 8 and a natural order priority of 0. Thus, the INT0IF bit is found in IFS0<0>, the INT0IE bit is found in IEC0<0> and the INT0IP bits are found in the first position of IPC0 (IPC0<2:0>).

#### 7.3.6 STATUS/CONTROL REGISTERS

Although they are not specifically part of the interrupt control hardware, two of the CPU Control registers contain bits that control interrupt functionality.

- The CPU STATUS register, SR, contains the IPL<2:0> bits (SR<7:5>). These bits indicate the current CPU interrupt Priority Level. The user can change the current CPU priority level by writing to the IPL bits.
- The CORCON register contains the IPL3 bit, which together with IPL<2:0>, indicates the current CPU priority level. IPL3 is a read-only bit so that trap events cannot be masked by the user software.

All Interrupt registers are described in Register 7-1 through Register 7-46 in the following pages.

| <b>REGISTER 7-</b>   | 1: SR: C                           | PU STATUS F          | REGISTER <sup>(1</sup> | )                                  |       |       |       |  |
|----------------------|------------------------------------|----------------------|------------------------|------------------------------------|-------|-------|-------|--|
| R-0                  | R-0                                | R/C-0                | R/C-0                  | R-0                                | R/C-0 | R -0  | R/W-0 |  |
| OA                   | OB                                 | SA                   | SB                     | OAB                                | SAB   | DA    | DC    |  |
| bit 15               |                                    |                      |                        |                                    |       |       | bit 8 |  |
|                      |                                    |                      |                        |                                    |       |       |       |  |
| R/W-0 <sup>(3)</sup> | R/W-0 <sup>(3)</sup>               | R/W-0 <sup>(3)</sup> | R-0                    | R/W-0                              | R/W-0 | R/W-0 | R/W-0 |  |
| IPL2 <sup>(2)</sup>  | IPL1 <sup>(2)</sup>                | IPL0 <sup>(2)</sup>  | RA                     | N                                  | OV    | Z     | С     |  |
| bit 7                |                                    |                      |                        |                                    |       |       | bit 0 |  |
|                      |                                    |                      |                        |                                    |       |       |       |  |
| Legend:              |                                    |                      |                        |                                    |       |       |       |  |
| C = Clearable b      | C = Clearable bit R = Readable bit |                      | bit                    | U = Unimplemented bit, read as '0' |       |       |       |  |
| S = Settable bit     | S = Settable bit W = Writable bit  |                      | bit                    | -n = Value at POR                  |       |       |       |  |
| '1' = Bit is set     |                                    | '0' = Bit is clea    | ared                   | x = Bit is unk                     | nown  |       |       |  |
|                      |                                    |                      |                        |                                    |       |       |       |  |

bit 7-5 IPL<2:0>: CPU Interrupt Priority Level Status bits<sup>(2)</sup>

- 111 = CPU Interrupt Priority Level is 7 (15), user interrupts disabled
- 110 = CPU Interrupt Priority Level is 6 (14)
- 101 = CPU Interrupt Priority Level is 5 (13)
- 100 = CPU Interrupt Priority Level is 4 (12)
- 011 = CPU Interrupt Priority Level is 3 (11)
- 010 = CPU Interrupt Priority Level is 2 (10)
- 001 = CPU Interrupt Priority Level is 1 (9)
- 000 = CPU Interrupt Priority Level is 0 (8)

**Note 1:** For complete register details, see Register 3-1.

- 2: The IPL<2:0> bits are concatenated with the IPL<3> bit (CORCON<3>) to form the CPU Interrupt Priority Level. The value in parentheses indicates the IPL if IPL<3> = 1. User interrupts are disabled when IPL<3> = 1.
- 3: The IPL<2:0> Status bits are read-only when NSTDIS (INTCON1<15>) = 1.

| U-0    | U-0   | U-0   | R/W-0  | R/W-0               | R-0   | R-0     | R-0   |
|--------|-------|-------|--------|---------------------|-------|---------|-------|
| —      | —     | —     | US     | EDT                 |       | DL<2:0> |       |
| bit 15 |       |       |        |                     |       |         | bit 8 |
|        |       |       |        |                     |       |         |       |
| R/W-0  | R/W-0 | R/W-1 | R/W-0  | R/C-0               | R/W-0 | R/W-0   | R/W-0 |
| SATA   | SATB  | SATDW | ACCSAT | IPL3 <sup>(2)</sup> | PSV   | RND     | IF    |
| bit 7  |       |       |        |                     |       |         | bit 0 |
|        |       |       |        |                     |       |         |       |
|        |       |       |        |                     |       |         |       |

#### **REGISTER 7-2:** CORCON: CORE CONTROL REGISTER<sup>(1)</sup>

| Legend:             | C = Clearable bit   |                        |                  |  |
|---------------------|---------------------|------------------------|------------------|--|
| R = Readable bit    | W = Writable bit    | -n = Value at POR      | '1' = Bit is set |  |
| 0' = Bit is cleared | 'x = Bit is unknown | U = Unimplemented bit, | read as '0'      |  |

bit 3

IPL3: CPU Interrupt Priority Level Status bit 3<sup>(2)</sup>

1 = CPU Interrupt Priority Level is greater than 7

0 = CPU Interrupt Priority Level is 7 or less

Note 1: For complete register details, see Register 3-2.

2: The IPL3 bit is concatenated with the IPL<2:0> bits (SR<7:5>) to form the CPU Interrupt Priority Level.

|                  | 7-3: INTCO                                                                  |                                                                                                                           | UPT CONTR                                                       |                           |                |                 |         |  |  |
|------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------|----------------|-----------------|---------|--|--|
| R/W-0            | R/W-0                                                                       | R/W-0                                                                                                                     | R/W-0                                                           | R/W-0                     | R/W-0          | R/W-0           | R/W-0   |  |  |
| NSTDIS           | OVAERR                                                                      | OVBERR                                                                                                                    | COVAERR                                                         | COVBERR                   | OVATE          | OVBTE           | COVTE   |  |  |
| bit 15           |                                                                             |                                                                                                                           |                                                                 |                           |                |                 | bit     |  |  |
|                  |                                                                             |                                                                                                                           |                                                                 |                           | DAMO           | D444.0          | 11.0    |  |  |
| R/W-0            | R/W-0                                                                       | R/W-0                                                                                                                     | R/W-0                                                           | R/W-0                     | R/W-0          | R/W-0           | U-0     |  |  |
| SFTACERR         | DIV0ERR                                                                     | DMACERR                                                                                                                   | MATHERR                                                         | ADDRERR                   | STKERR         | OSCFAIL         | — bit ( |  |  |
| bit 7            |                                                                             |                                                                                                                           |                                                                 |                           |                |                 | bit     |  |  |
| Legend:          |                                                                             |                                                                                                                           |                                                                 |                           |                |                 |         |  |  |
| R = Readable     | e bit                                                                       | W = Writable                                                                                                              | bit                                                             | U = Unimplem              | ented bit, rea | d as '0'        |         |  |  |
| -n = Value at I  | POR                                                                         | '1' = Bit is set                                                                                                          |                                                                 | '0' = Bit is clea         | red            | x = Bit is unkn | iown    |  |  |
| bit 15<br>bit 14 | 1 = Interrupt r<br>0 = Interrupt r                                          | rrupt Nesting D<br>nesting is disab<br>nesting is enab<br>cumulator A O                                                   | led<br>led                                                      | lag bit                   |                |                 |         |  |  |
|                  |                                                                             | caused by ove<br>not caused by                                                                                            |                                                                 |                           |                |                 |         |  |  |
| bit 13           |                                                                             | cumulator B O                                                                                                             |                                                                 |                           |                |                 |         |  |  |
|                  |                                                                             | caused by ove<br>not caused by                                                                                            |                                                                 |                           |                |                 |         |  |  |
| bit 12           |                                                                             |                                                                                                                           | -                                                               | Overflow Trap Fl          | -              |                 |         |  |  |
|                  |                                                                             | •                                                                                                                         |                                                                 | flow of Accumul           |                |                 |         |  |  |
| bit 11           | -                                                                           | Trap was not caused by catastrophic overflow of Accumulator A<br>/BERR: Accumulator B Catastrophic Overflow Trap Flag bit |                                                                 |                           |                |                 |         |  |  |
|                  |                                                                             |                                                                                                                           |                                                                 | flow of Accumul           |                |                 |         |  |  |
|                  |                                                                             |                                                                                                                           |                                                                 | overflow of Accu          |                |                 |         |  |  |
| bit 10           |                                                                             | imulator A Ove                                                                                                            |                                                                 | able bit                  |                |                 |         |  |  |
|                  | 1 = Trap over<br>0 = Trap disa                                              | flow of Accumu<br>bled                                                                                                    | ulator A                                                        |                           |                |                 |         |  |  |
| bit 9            |                                                                             | Imulator B Ove<br>flow of Accumu<br>bled                                                                                  | -                                                               | able bit                  |                |                 |         |  |  |
| bit 8            |                                                                             | strophic Overf                                                                                                            | -                                                               |                           |                |                 |         |  |  |
|                  | 1 = Trap on c<br>0 = Trap disa                                              |                                                                                                                           | erflow of Accur                                                 | nulator A or B e          | enabled        |                 |         |  |  |
| bit 7            | SFTACERR:                                                                   | Shift Accumula                                                                                                            | tor Error Statu                                                 | ıs bit                    |                |                 |         |  |  |
|                  |                                                                             |                                                                                                                           |                                                                 | lid accumulator           |                |                 |         |  |  |
|                  | DIV0ERR: Ar                                                                 | ithmetic Error S                                                                                                          | Status bit                                                      |                           |                |                 |         |  |  |
| bit 6            | 1 - Moth orro                                                               | r tran was cau                                                                                                            | sed by a divide                                                 | e by zero                 |                |                 |         |  |  |
| bit 6            |                                                                             | r trap was caus                                                                                                           | -                                                               | -                         |                |                 |         |  |  |
| bit 6<br>bit 5   | 0 = Math erro                                                               | •                                                                                                                         | caused by a d                                                   | ivide by zero             |                |                 |         |  |  |
|                  | <ul> <li>0 = Math erro</li> <li>DMACERR: I</li> <li>1 = DMA cont</li> </ul> | r trap was not                                                                                                            | caused by a d<br>Error Status I<br>has occurrec                 | ivide by zero<br>bit<br>I |                |                 |         |  |  |
|                  | 0 = Math erro<br><b>DMACERR:</b> [<br>1 = DMA cont<br>0 = DMA cont          | r trap was not<br>DMA Controller<br>troller error trap                                                                    | caused by a d<br>Error Status I<br>has occurred<br>has not occu | ivide by zero<br>bit<br>I |                |                 |         |  |  |

## REGISTER 7-3: INTCON1: INTERRUPT CONTROL REGISTER 1 (CONTINUED)

| bit 3 | ADDRERR: Address Error Trap Status bit             |
|-------|----------------------------------------------------|
|       | 1 = Address error trap has occurred                |
|       | 0 = Address error trap has not occurred            |
| bit 2 | STKERR: Stack Error Trap Status bit                |
|       | 1 = Stack error trap has occurred                  |
|       | 0 = Stack error trap has not occurred              |
| bit 1 | <b>OSCFAIL:</b> Oscillator Failure Trap Status bit |
|       | 1 = Oscillator failure trap has occurred           |
|       | 0 = Oscillator failure trap has not occurred       |
| bit 0 | Unimplemented: Read as '0'                         |

| R/W-0                      | R-0                                                                                             | U-0                                                  | U-0                                                     | U-0               | U-0              | U-0             | U-0    |
|----------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------|-------------------|------------------|-----------------|--------|
| ALTIVT                     | DISI                                                                                            |                                                      |                                                         |                   |                  |                 | _      |
| bit 15                     |                                                                                                 |                                                      |                                                         |                   |                  |                 | bit 8  |
| U-0                        | U-0                                                                                             | U-0                                                  | R/W-0                                                   | R/W-0             | R/W-0            | R/W-0           | R/W-0  |
|                            | —                                                                                               | _                                                    | INT4EP                                                  | INT3EP            | INT2EP           | INT1EP          | INT0EP |
| bit 7                      | I                                                                                               | L                                                    |                                                         |                   |                  |                 | bit (  |
| Legend:                    |                                                                                                 |                                                      |                                                         |                   |                  |                 |        |
| R = Readabl                | e bit                                                                                           | W = Writable                                         | bit                                                     | U = Unimplen      | nented bit, read | l as '0'        |        |
| -n = Value at              | POR                                                                                             | '1' = Bit is se                                      | t                                                       | '0' = Bit is clea | ared             | x = Bit is unkn | own    |
| bit 13-5<br>bit 4<br>bit 3 | 1 = DISI inst<br>0 = DISI inst<br>Unimplement<br>INT4EP: Exte<br>1 = Interrupt<br>0 = Interrupt | on negative ec<br>on positive ed                     | /e<br>active<br>' <sup>0'</sup><br>4 Edge Detect<br>Ige | ·                 |                  |                 |        |
| bit 2                      | 0 = Interrupt                                                                                   | on negative ed<br>on positive ed<br>ernal Interrupt  |                                                         | Polarity Select   | bit              |                 |        |
|                            | 1 = Interrupt<br>0 = Interrupt                                                                  | on negative ec<br>on positive ed                     | lge<br>ge                                               | ·                 |                  |                 |        |
| bit 1                      | 1 = Interrupt                                                                                   | ernal Interrupt<br>on negative ec<br>on positive edg | •                                                       | Polarity Select   | : bit            |                 |        |
| bit 0                      |                                                                                                 | on negative ec                                       |                                                         | Polarity Select   | bit              |                 |        |

| U-0          | R/W-0           | R/W-0                                            | R/W-0            | R/W-0             | R/W-0            | R/W-0           | R/W-0  |  |  |  |
|--------------|-----------------|--------------------------------------------------|------------------|-------------------|------------------|-----------------|--------|--|--|--|
|              | DMA1IF          | ADIF                                             | U1TXIF           | U1RXIF            | SPI1IF           | SPI1EIF         | T3IF   |  |  |  |
| it 15        | DWATI           | ADII                                             | UTIXII           | Untxii            | orm              | OFTEN           | b      |  |  |  |
|              |                 |                                                  |                  |                   |                  |                 |        |  |  |  |
| R/W-0        | R/W-0           | R/W-0                                            | R/W-0            | R/W-0             | R/W-0            | R/W-0           | R/W-0  |  |  |  |
| T2IF         | OC2IF           | IC2IF                                            | DMA0IF           | T1IF              | OC1IF            | IC1IF           | INTOIF |  |  |  |
| it 7         |                 |                                                  |                  |                   |                  |                 | b      |  |  |  |
| egend:       |                 |                                                  |                  |                   |                  |                 |        |  |  |  |
| R = Readable | e bit           | W = Writable                                     | bit              | U = Unimplen      | nented bit, read | d as '0'        |        |  |  |  |
| n = Value at | POR             | '1' = Bit is se                                  | t                | '0' = Bit is clea | ared             | x = Bit is unkn | own    |  |  |  |
|              |                 |                                                  |                  |                   |                  |                 |        |  |  |  |
| it 15        | Unimplemen      | ted: Read as                                     | ʻ0 <b>'</b>      |                   |                  |                 |        |  |  |  |
| it 14        | DMA1IF: DM      | A Channel 1 D                                    | ata Transfer C   | Complete Interru  | upt Flag Status  | bit             |        |  |  |  |
|              |                 | equest has oc<br>equest has no                   |                  |                   |                  |                 |        |  |  |  |
| it 13        | ADIF: ADC G     | roup Convers                                     | ion Complete I   | nterrupt Flag S   | tatus bit        |                 |        |  |  |  |
|              |                 | equest has oc                                    |                  |                   |                  |                 |        |  |  |  |
|              | •               | equest has no                                    |                  |                   |                  |                 |        |  |  |  |
| it 12        |                 |                                                  | r Interrupt Flag | g Status bit      |                  |                 |        |  |  |  |
|              |                 | equest has oc<br>equest has no                   |                  |                   |                  |                 |        |  |  |  |
| it 11        | U1RXIF: UAF     | U1RXIF: UART1 Receiver Interrupt Flag Status bit |                  |                   |                  |                 |        |  |  |  |
|              |                 | equest has oc<br>equest has no                   |                  |                   |                  |                 |        |  |  |  |
| it 10        | -               | -                                                | ot Flag Status b | bit               |                  |                 |        |  |  |  |
|              |                 | equest has oc<br>equest has no                   |                  |                   |                  |                 |        |  |  |  |
| it 9         | -               | -                                                | pt Flag Status   | bit               |                  |                 |        |  |  |  |
|              |                 | equest has oc                                    |                  |                   |                  |                 |        |  |  |  |
|              | 0 = Interrupt r | equest has no                                    | ot occurred      |                   |                  |                 |        |  |  |  |
| it 8         | T3IF: Timer3    | Interrupt Flag                                   | Status bit       |                   |                  |                 |        |  |  |  |
|              |                 | equest has oc                                    |                  |                   |                  |                 |        |  |  |  |
| it 7         | •               | equest has no                                    |                  |                   |                  |                 |        |  |  |  |
| il <i>1</i>  |                 | Interrupt Flag<br>equest has oc                  |                  |                   |                  |                 |        |  |  |  |
|              |                 | equest has no                                    |                  |                   |                  |                 |        |  |  |  |
| it 6         | OC2IF: Outpu    | ut Compare Cl                                    | nannel 2 Interre | upt Flag Status   | bit              |                 |        |  |  |  |
|              | 1 = Interrupt r | equest has oc                                    | curred           |                   |                  |                 |        |  |  |  |
|              | -               | equest has no                                    |                  |                   |                  |                 |        |  |  |  |
| it 5         | -               | -                                                | el 2 Interrupt F | lag Status bit    |                  |                 |        |  |  |  |
|              |                 | equest has oc<br>equest has no                   |                  |                   |                  |                 |        |  |  |  |
| it 4         | -               | -                                                |                  | Complete Interru  | upt Flag Status  | bit             |        |  |  |  |
|              |                 | equest has oc                                    |                  | 1                 |                  |                 |        |  |  |  |
|              |                 | equest has no                                    |                  |                   |                  |                 |        |  |  |  |
| it 3         | T1IF: Timer1    | Interrupt Flag                                   | Status bit       |                   |                  |                 |        |  |  |  |
|              |                 | equest has oc<br>equest has no                   |                  |                   |                  |                 |        |  |  |  |
|              |                 |                                                  |                  |                   |                  |                 |        |  |  |  |

# ~ . ~

#### REGISTER 7-5: IFS0: INTERRUPT FLAG STATUS REGISTER 0 (CONTINUED)

- 1 = Interrupt request has occurred
  - 0 = Interrupt request has not occurred
- bit 1 IC1IF: Input Capture Channel 1 Interrupt Flag Status bit
  - 1 = Interrupt request has occurred
  - 0 = Interrupt request has not occurred
- bit 0 INTOIF: External Interrupt 0 Flag Status bit
  - 1 = Interrupt request has occurred
  - 0 = Interrupt request has not occurred

| R/W-0         | R/W-0                              | R/W-0                                                                                     | R/W-0             | R/W-0            | R/W-0            | R/W-0           | R/W-0   |  |  |  |
|---------------|------------------------------------|-------------------------------------------------------------------------------------------|-------------------|------------------|------------------|-----------------|---------|--|--|--|
| U2TXIF        | U2RXIF                             | INT2IF                                                                                    | T5IF              | T4IF             | OC4IF            | OC3IF           | DMA2IF  |  |  |  |
| bit 15        |                                    | •                                                                                         | •                 | •                |                  |                 | bit     |  |  |  |
| U-0           | U-0                                | U-0                                                                                       | R/W-0             | R/W-0            | R/W-0            | R/W-0           | R/W-0   |  |  |  |
| _             |                                    |                                                                                           | INT1IF            | CNIF             | AC1IF            | MI2C1IF         | SI2C1IF |  |  |  |
| bit 7         |                                    |                                                                                           |                   |                  |                  |                 | bit     |  |  |  |
| Legend:       |                                    |                                                                                           |                   |                  |                  |                 |         |  |  |  |
| R = Readabl   | e bit                              | W = Writable                                                                              | bit               | U = Unimpler     | mented bit, read | d as '0'        |         |  |  |  |
| -n = Value at | POR                                | '1' = Bit is se                                                                           | t                 | '0' = Bit is cle | ared             | x = Bit is unkr | nown    |  |  |  |
| bit 12        | U2TXIF: UAF                        | RT2 Transmitte                                                                            | er Interrupt Flag | g Status bit     |                  |                 |         |  |  |  |
|               | 1 = Interrupt                      | request has or request has no                                                             | curred            | -                |                  |                 |         |  |  |  |
| bit 11        | U2RXIF: UA                         | RT2 Receiver                                                                              | nterrupt Flag S   | Status bit       |                  |                 |         |  |  |  |
|               |                                    | request has or<br>request has no                                                          |                   |                  |                  |                 |         |  |  |  |
| bit 13        | INT2IF: Exte                       | rnal Interrupt 2                                                                          | Flag Status bi    | t                |                  |                 |         |  |  |  |
|               |                                    | request has or request has no                                                             |                   |                  |                  |                 |         |  |  |  |
| bit 12        | •                                  | Interrupt Flag                                                                            |                   |                  |                  |                 |         |  |  |  |
|               |                                    | request has or                                                                            |                   |                  |                  |                 |         |  |  |  |
|               |                                    | request has no                                                                            |                   |                  |                  |                 |         |  |  |  |
| bit 11        | •                                  | Interrupt Flag                                                                            |                   |                  |                  |                 |         |  |  |  |
|               | 1 = Interrupt request has occurred |                                                                                           |                   |                  |                  |                 |         |  |  |  |
|               | 0 = Interrupt                      | request has no                                                                            | ot occurred       |                  |                  |                 |         |  |  |  |
| bit 10        | OC4IF: Outp                        | 4IF: Output Compare Channel 4 Interrupt Flag Status bit                                   |                   |                  |                  |                 |         |  |  |  |
|               |                                    | request has or                                                                            |                   |                  |                  |                 |         |  |  |  |
| <b>h</b> # 0  | •                                  | request has no                                                                            |                   |                  | . h:#            |                 |         |  |  |  |
| bit 9         | -                                  | BIF: Output Compare Channel 3 Interrupt Flag Status bit<br>Interrupt request has occurred |                   |                  |                  |                 |         |  |  |  |
|               |                                    | request has of                                                                            |                   |                  |                  |                 |         |  |  |  |
| bit 8         | •                                  | •                                                                                         |                   | omplete Interr   | upt Flag Status  | bit             |         |  |  |  |
|               | 1 = Interrupt                      | request has or request has no                                                             | curred            |                  | apt i lag clatac |                 |         |  |  |  |
| bit 7-5       | -                                  | ited: Read as                                                                             |                   |                  |                  |                 |         |  |  |  |
| bit 4         | •                                  | rnal Interrupt 1                                                                          |                   | +                |                  |                 |         |  |  |  |
|               |                                    | request has or                                                                            | -                 | L                |                  |                 |         |  |  |  |
|               |                                    | request has no                                                                            |                   |                  |                  |                 |         |  |  |  |
| bit 3         | CNIF: Input (                      | Change Notific                                                                            | ation Interrupt   | Flag Status bit  |                  |                 |         |  |  |  |
|               | 1 = Interrupt                      | request has oc                                                                            | curred            |                  |                  |                 |         |  |  |  |
|               | 0 = Interrupt                      | request has no                                                                            | ot occurred       |                  |                  |                 |         |  |  |  |
| bit 2         |                                    | og Comparator                                                                             | -                 | g Status bit     |                  |                 |         |  |  |  |
|               | •                                  | request has or                                                                            |                   |                  |                  |                 |         |  |  |  |
| hit 1         | -                                  | request has no                                                                            |                   | a Statua hit     |                  |                 |         |  |  |  |
| bit 1         |                                    | C1 Master Ever<br>request has or                                                          | -                 | ay Status Dil    |                  |                 |         |  |  |  |
|               |                                    | request has of                                                                            |                   |                  |                  |                 |         |  |  |  |
| bit 0         | -                                  | 1 Slave Events                                                                            |                   | Status bit       |                  |                 |         |  |  |  |
|               |                                    | request has or                                                                            |                   |                  |                  |                 |         |  |  |  |
|               |                                    | request has no                                                                            |                   |                  |                  |                 |         |  |  |  |
|               |                                    |                                                                                           |                   |                  |                  |                 |         |  |  |  |

| U-0          | U-0                                | U-0                                                                                              | U-0              | U-0                 | U-0                  | U-0             | U-0     |  |  |  |
|--------------|------------------------------------|--------------------------------------------------------------------------------------------------|------------------|---------------------|----------------------|-----------------|---------|--|--|--|
| —            | —                                  | _                                                                                                | —                | —                   | —                    | —               | —       |  |  |  |
| oit 15       |                                    |                                                                                                  |                  |                     |                      |                 | bit 8   |  |  |  |
|              |                                    |                                                                                                  |                  |                     |                      |                 |         |  |  |  |
| U-0          | R/W-0                              | R/W-0                                                                                            | R/W-0            | R/W-0               | R/W-0                | R/W-0           | R/W-0   |  |  |  |
|              | IC4IF                              | IC3IF                                                                                            | DMA3IF           | C1IF <sup>(1)</sup> | C1EIF <sup>(1)</sup> | SPI2IF          | SPI2EIF |  |  |  |
| bit 7        |                                    |                                                                                                  |                  |                     |                      |                 | bit (   |  |  |  |
| Legend:      |                                    |                                                                                                  |                  |                     |                      |                 |         |  |  |  |
| R = Readal   | ble bit                            | W = Writable                                                                                     | bit              | U = Unimpler        | mented bit, read     | as '0'          |         |  |  |  |
| -n = Value a | at POR                             | '1' = Bit is set                                                                                 | t                | '0' = Bit is cle    | ared                 | x = Bit is unkr | nown    |  |  |  |
|              |                                    |                                                                                                  |                  |                     |                      |                 |         |  |  |  |
| bit 15-7     | Unimplemen                         |                                                                                                  |                  | -                   |                      |                 |         |  |  |  |
| bit 6        |                                    |                                                                                                  | el 4 Interrupt F | lag Status bit      |                      |                 |         |  |  |  |
|              | 1 = Interrupt r<br>0 = Interrupt r |                                                                                                  |                  |                     |                      |                 |         |  |  |  |
| bit 5        | •                                  | •                                                                                                | el 3 Interrupt F | -lag Status bit     |                      |                 |         |  |  |  |
|              | 1 = Interrupt r                    |                                                                                                  |                  |                     |                      |                 |         |  |  |  |
|              | 0 = Interrupt r                    | •                                                                                                |                  |                     |                      |                 |         |  |  |  |
| bit 4        |                                    |                                                                                                  |                  | complete Interr     | upt Flag Status I    | oit             |         |  |  |  |
|              | 1 = Interrupt r<br>0 = Interrupt r | •                                                                                                |                  |                     |                      |                 |         |  |  |  |
| bit 3        | •                                  | •                                                                                                |                  | bit(1)              |                      |                 |         |  |  |  |
|              |                                    | C1IF: ECAN1 Event Interrupt Flag Status bit <sup>(1)</sup><br>1 = Interrupt request has occurred |                  |                     |                      |                 |         |  |  |  |
|              | 0 = Interrupt r                    |                                                                                                  |                  |                     |                      |                 |         |  |  |  |
| bit 2        | C1EIF: ECAN                        | C1EIF: ECAN1 External Event Interrupt Flag Status bit <sup>(1)</sup>                             |                  |                     |                      |                 |         |  |  |  |
|              | 1 = Interrupt r                    |                                                                                                  |                  |                     |                      |                 |         |  |  |  |
|              | 0 = Interrupt r                    | •                                                                                                |                  |                     |                      |                 |         |  |  |  |
| bit 1        |                                    | •                                                                                                | t Flag Status b  | bit                 |                      |                 |         |  |  |  |
|              | 1 = Interrupt r<br>0 = Interrupt r |                                                                                                  |                  |                     |                      |                 |         |  |  |  |
| bit 0        | •                                  | •                                                                                                | pt Flag Status   | hit                 |                      |                 |         |  |  |  |
|              | JI IZLII . OFI                     |                                                                                                  | pri lay olalus   | DIL                 |                      |                 |         |  |  |  |
|              | 1 = Interrupt r                    | equest has on                                                                                    | curred           |                     |                      |                 |         |  |  |  |

### REGISTER 7-7: IFS2: INTERRUPT FLAG STATUS REGISTER 2

**Note 1:** Interrupts disabled on devices without ECAN<sup>™</sup> modules.

| —<br>bit 15<br>U-0 | —                                                                                                      |                                    |                 |                  |                  |                  |       |  |  |
|--------------------|--------------------------------------------------------------------------------------------------------|------------------------------------|-----------------|------------------|------------------|------------------|-------|--|--|
|                    |                                                                                                        | _                                  | —               |                  | QEI1IF           | PSEMIF           |       |  |  |
| U-0                |                                                                                                        |                                    |                 |                  |                  | •                | bit 8 |  |  |
| U-0                |                                                                                                        |                                    |                 |                  |                  |                  |       |  |  |
|                    | R/W-0                                                                                                  | R/W-0                              | U-0             | U-0              | R/W-0            | R/W-0            | U-0   |  |  |
|                    | INT4IF                                                                                                 | INT3IF                             |                 |                  | MI2C2IF          | SI2C2IF          |       |  |  |
| bit 7              |                                                                                                        |                                    |                 |                  |                  |                  | bit   |  |  |
| Legend:            |                                                                                                        |                                    |                 |                  |                  |                  |       |  |  |
| R = Readable       | bit                                                                                                    | W = Writable                       | bit             | U = Unimplei     | mented bit, read | d as '0'         |       |  |  |
| -n = Value at F    | POR                                                                                                    | '1' = Bit is set                   |                 | '0' = Bit is cle | ared             | x = Bit is unkno | own   |  |  |
|                    |                                                                                                        |                                    |                 |                  |                  |                  |       |  |  |
| bit 15-11          | Unimplemen                                                                                             | ted: Read as '                     | )'              |                  |                  |                  |       |  |  |
| bit 10             | QEI1IF: QEI1                                                                                           | Event Interrup                     | t Flag Status I | bit              |                  |                  |       |  |  |
|                    | <ul> <li>1 = Interrupt request has occurred</li> <li>0 = Interrupt request has not occurred</li> </ul> |                                    |                 |                  |                  |                  |       |  |  |
|                    | •                                                                                                      | •                                  |                 |                  |                  |                  |       |  |  |
| bit 9              | <b>PSEMIF:</b> PWM Special Event Match Interrupt Flag Status bit<br>1 = Interrupt request has occurred |                                    |                 |                  |                  |                  |       |  |  |
|                    |                                                                                                        | request has occ<br>request has not |                 |                  |                  |                  |       |  |  |
| bit 8-7            | •                                                                                                      | ted: Read as '                     |                 |                  |                  |                  |       |  |  |
| bit 6              | •                                                                                                      | nal Interrupt 4                    |                 | t                |                  |                  |       |  |  |
|                    |                                                                                                        | equest has occ                     | •               | -                |                  |                  |       |  |  |
|                    |                                                                                                        | equest has not                     |                 |                  |                  |                  |       |  |  |
| bit 5              | INT3IF: External Interrupt 3 Flag Status bit                                                           |                                    |                 |                  |                  |                  |       |  |  |
|                    | 1 = Interrupt request has occurred                                                                     |                                    |                 |                  |                  |                  |       |  |  |
|                    | 0 = Interrupt r                                                                                        | equest has not                     | occurred        |                  |                  |                  |       |  |  |
| bit 4-3            | Unimplemen                                                                                             | ted: Read as '                     | )'              |                  |                  |                  |       |  |  |
| bit 2              | MI2C2IF: I2C2 Master Events Interrupt Flag Status bit                                                  |                                    |                 |                  |                  |                  |       |  |  |
|                    |                                                                                                        | equest has occ                     |                 |                  |                  |                  |       |  |  |
|                    | •                                                                                                      | equest has not                     |                 |                  |                  |                  |       |  |  |
| bit 1              |                                                                                                        | 2 Slave Events                     |                 | g Status bit     |                  |                  |       |  |  |
|                    |                                                                                                        | equest has occ                     |                 |                  |                  |                  |       |  |  |
|                    | 0 = Interrupt r                                                                                        | equest has not                     | occurred        |                  |                  |                  |       |  |  |

| U-0          | U-0                   | U-0                              | U-0         | R/W-0            | U-0                       | R/W-0            | U-0 |
|--------------|-----------------------|----------------------------------|-------------|------------------|---------------------------|------------------|-----|
|              | _                     |                                  | _           | QEI2IF           |                           | PSESMIF          | _   |
| bit 15       | ÷                     |                                  |             |                  |                           |                  | bit |
|              |                       |                                  |             |                  |                           |                  |     |
| U-0          | R/W-0                 | U-0                              | U-0         | U-0              | R/W-0                     | R/W-0            | U-0 |
|              | C1TXIF <sup>(1)</sup> |                                  |             |                  | U2EIF                     | U1EIF            |     |
| bit 7        |                       |                                  |             |                  |                           |                  | bit |
|              |                       |                                  |             |                  |                           |                  |     |
| Legend:      |                       |                                  |             |                  |                           |                  |     |
| R = Readab   | le bit                | W = Writable                     | bit         | •                | mented bit, rea           | d as '0'         |     |
| -n = Value a | t POR                 | '1' = Bit is set                 |             | '0' = Bit is cle | ared                      | x = Bit is unkno | own |
|              |                       |                                  |             |                  |                           |                  |     |
| bit 15-12    | -                     | ted: Read as '                   |             |                  |                           |                  |     |
| bit 11       |                       | Event Interrup                   | •           | bit              |                           |                  |     |
|              |                       | request has oc<br>request has no |             |                  |                           |                  |     |
| bit 10       | •                     | ted: Read as '                   |             |                  |                           |                  |     |
| bit 9        | -                     |                                  |             | ry Match Interru | int Flag Status           | bit              |     |
|              |                       | request has oc                   |             |                  | prindy olalas             | bit              |     |
|              |                       | request has no                   |             |                  |                           |                  |     |
| bit 8-7      | Unimplemen            | ted: Read as '                   | 0'          |                  |                           |                  |     |
| bit 6        | C1TXIF: ECA           | N1 Transmit D                    | ata Request | Interrupt Flag S | status bit <sup>(1)</sup> |                  |     |
|              |                       | request has oc                   |             |                  |                           |                  |     |
|              | •                     | request has no                   |             |                  |                           |                  |     |
| bit 5-3      | -                     | ted: Read as '                   |             |                  |                           |                  |     |
| bit 2        |                       | 2 Error Interru                  | •           | s bit            |                           |                  |     |
|              |                       | request has oc<br>request has no |             |                  |                           |                  |     |
| bit 1        | •                     | 1 Error Interru                  |             | e hit            |                           |                  |     |
|              |                       | request has oc                   |             | 5 DI             |                           |                  |     |
|              |                       |                                  |             |                  |                           |                  |     |
|              | 0 = Interrupt I       | request has no                   | t occurred  |                  |                           |                  |     |

Note 1: Interrupts disabled on devices without ECAN™ modules.

© 2009-2012 Microchip Technology Inc.

| REGISTER 7      | -10: IFS5: I                                                                                           | NTERRUPT         | FLAG STAT      | US REGISTE       | ER 5             |                  |       |  |  |  |
|-----------------|--------------------------------------------------------------------------------------------------------|------------------|----------------|------------------|------------------|------------------|-------|--|--|--|
| R/W-0           | R/W-0                                                                                                  | R/W-0            | U-0            | U-0              | U-0              | U-0              | U-0   |  |  |  |
| PWM2IF          | PWM1IF                                                                                                 | ADCP12IF         | _              | —                |                  | —                |       |  |  |  |
| bit 15          |                                                                                                        |                  |                |                  |                  |                  | bit 8 |  |  |  |
|                 |                                                                                                        |                  |                |                  |                  |                  |       |  |  |  |
| U-0             | U-0                                                                                                    | U-0              | R/W-0          | R/W-0            | R/W-0            | R/W-0            | U-0   |  |  |  |
| <u> </u>        |                                                                                                        | <u> </u>         | ADCP11IF       | ADCP10IF         | ADCP9IF          | ADCP8IF          | _     |  |  |  |
| bit 7           |                                                                                                        |                  |                |                  |                  |                  | bit 0 |  |  |  |
|                 |                                                                                                        |                  |                |                  |                  |                  |       |  |  |  |
| Legend:         |                                                                                                        |                  |                |                  |                  |                  |       |  |  |  |
| R = Readable    | bit                                                                                                    | W = Writable     | bit            | U = Unimpler     | nented bit, read | as '0'           |       |  |  |  |
| -n = Value at F | POR                                                                                                    | '1' = Bit is set |                | '0' = Bit is cle | ared             | x = Bit is unkno | own   |  |  |  |
|                 |                                                                                                        |                  |                |                  |                  |                  |       |  |  |  |
| bit 15          |                                                                                                        | M2 Interrupt FI  | •              |                  |                  |                  |       |  |  |  |
|                 |                                                                                                        | request has occ  |                |                  |                  |                  |       |  |  |  |
| L:1 4 4         | 0 = Interrupt request has not occurred                                                                 |                  |                |                  |                  |                  |       |  |  |  |
| bit 14          | PWM1IF: PWM1 Interrupt Flag Status bit                                                                 |                  |                |                  |                  |                  |       |  |  |  |
|                 | <ul> <li>1 = Interrupt request has occurred</li> <li>0 = Interrupt request has not occurred</li> </ul> |                  |                |                  |                  |                  |       |  |  |  |
| bit 13          | ADCP12IF: ADC Pair 12 Conversion Done Interrupt Flag Status bit                                        |                  |                |                  |                  |                  |       |  |  |  |
|                 | 1 = Interrupt r                                                                                        | equest has occ   | curred         |                  | -                |                  |       |  |  |  |
|                 | 0 = Interrupt r                                                                                        | equest has not   | occurred       |                  |                  |                  |       |  |  |  |
| bit 12-5        | Unimplemented: Read as '0'                                                                             |                  |                |                  |                  |                  |       |  |  |  |
| bit 4           | ADCP11IF: ADC Pair 11 Conversion Done Interrupt Flag Status bit                                        |                  |                |                  |                  |                  |       |  |  |  |
|                 |                                                                                                        | equest has occ   |                |                  |                  |                  |       |  |  |  |
| <b>h</b> # 0    |                                                                                                        | request has not  |                | a latawa at Ela  |                  |                  |       |  |  |  |
| bit 3           | ADCP10IF: ADC Pair 10 Conversion Done Interrupt Flag Status bit                                        |                  |                |                  |                  |                  |       |  |  |  |
|                 | <ul> <li>1 = Interrupt request has occurred</li> <li>0 = Interrupt request has not occurred</li> </ul> |                  |                |                  |                  |                  |       |  |  |  |
| bit 2           | ADCP9IF: ADC Pair 9 Conversion Done Interrupt Flag Status bit                                          |                  |                |                  |                  |                  |       |  |  |  |
|                 | 1 = Interrupt request has occurred                                                                     |                  |                |                  |                  |                  |       |  |  |  |
|                 | 0 = Interrupt request has not occurred                                                                 |                  |                |                  |                  |                  |       |  |  |  |
| bit 1           | ADCP8IF: AD                                                                                            | DC Pair 8 Conv   | ersion Done Iı | nterrupt Flag S  | tatus bit        |                  |       |  |  |  |
|                 |                                                                                                        | equest has occ   |                |                  |                  |                  |       |  |  |  |
| bit 0           | 0 = Interrupt r<br>Unimplemen                                                                          | equest has not   |                |                  |                  |                  |       |  |  |  |
|                 |                                                                                                        |                  |                |                  |                  |                  |       |  |  |  |

## REGISTER 7-10: IFS5: INTERRUPT FLAG STATUS REGISTER 5

| R/W-0         | R/W-0                                                                                                  | U-0                            | U-0            | U-0              | U-0              | R/W-0           | R/W-0  |  |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------|--------------------------------|----------------|------------------|------------------|-----------------|--------|--|--|--|--|
| ADCP1IF       | ADCP0IF                                                                                                | _                              |                | _                | _                | AC4IF           | AC3IF  |  |  |  |  |
| bit 15        |                                                                                                        |                                |                |                  |                  |                 | bi     |  |  |  |  |
| R/W-0         | R/W-0                                                                                                  | R/W-0                          | R/W-0          | R/W-0            | R/W-0            | R/W-0           | R/W-0  |  |  |  |  |
| AC2IF         | PWM9IF                                                                                                 | PWM8IF                         | PWM7IF         | PWM6IF           | PWM5IF           | PWM4IF          | PWM3IF |  |  |  |  |
| bit 7         | 1 11101                                                                                                | 1 WINOI                        | 1 00101711     | 1 Willow         | 1 WINGI          |                 | bi     |  |  |  |  |
| Legend:       |                                                                                                        |                                |                |                  |                  |                 |        |  |  |  |  |
| R = Readable  | hit                                                                                                    | W = Writable                   | hit            | II = Unimpler    | nented bit, read | as '0'          |        |  |  |  |  |
| -n = Value at |                                                                                                        | '1' = Bit is set               |                | '0' = Bit is cle |                  | x = Bit is unkn | 0.000  |  |  |  |  |
|               |                                                                                                        |                                |                |                  | areu             |                 | 00011  |  |  |  |  |
| bit 15        | ADCP1IF: AD                                                                                            | C Pair 1 Conv                  | ersion Done I  | nterrupt Flag S  | tatus bit        |                 |        |  |  |  |  |
|               |                                                                                                        | equest has oc                  |                |                  |                  |                 |        |  |  |  |  |
|               |                                                                                                        | equest has no                  |                |                  |                  |                 |        |  |  |  |  |
| bit 14        |                                                                                                        |                                |                | nterrupt Flag S  | tatus bit        |                 |        |  |  |  |  |
|               |                                                                                                        | equest has oc                  |                |                  |                  |                 |        |  |  |  |  |
|               | •                                                                                                      | equest has no                  |                |                  |                  |                 |        |  |  |  |  |
| bit 13-10     | Unimplemented: Read as '0'                                                                             |                                |                |                  |                  |                 |        |  |  |  |  |
| bit 9         | AC4IF: Analog Comparator 4 Interrupt Flag Status bit                                                   |                                |                |                  |                  |                 |        |  |  |  |  |
|               | <ol> <li>Interrupt request has occurred</li> <li>Interrupt request has not occurred</li> </ol>         |                                |                |                  |                  |                 |        |  |  |  |  |
| bit 8         | AC3IF: Analog Comparator 3 Interrupt Flag Status bit                                                   |                                |                |                  |                  |                 |        |  |  |  |  |
|               | <ul> <li>1 = Interrupt request has occurred</li> <li>0 = Interrupt request has not occurred</li> </ul> |                                |                |                  |                  |                 |        |  |  |  |  |
| bit 7         | AC2IF: Analog Comparator 2 Interrupt Flag Status bit                                                   |                                |                |                  |                  |                 |        |  |  |  |  |
|               |                                                                                                        | equest has oc<br>equest has no |                |                  |                  |                 |        |  |  |  |  |
| bit 6         | <b>PWM9IF:</b> PWM9 Interrupt Flag Status bit                                                          |                                |                |                  |                  |                 |        |  |  |  |  |
|               |                                                                                                        | equest has oc<br>equest has no |                |                  |                  |                 |        |  |  |  |  |
| bit 5         | PWM8IF: PW                                                                                             | M8 Interrupt F                 | lag Status bit |                  |                  |                 |        |  |  |  |  |
|               |                                                                                                        | equest has oc<br>equest has no |                |                  |                  |                 |        |  |  |  |  |
| bit 4         | <b>PWM7IF:</b> PWM7 Interrupt Flag Status bit                                                          |                                |                |                  |                  |                 |        |  |  |  |  |
|               | 1 = Interrupt request has occurred                                                                     |                                |                |                  |                  |                 |        |  |  |  |  |
|               | -                                                                                                      | equest has no                  |                |                  |                  |                 |        |  |  |  |  |
| bit 3         | PWM6IF: PWM6 Interrupt Flag Status bit                                                                 |                                |                |                  |                  |                 |        |  |  |  |  |
|               | <ol> <li>I = Interrupt request has occurred</li> <li>Interrupt request has not occurred</li> </ol>     |                                |                |                  |                  |                 |        |  |  |  |  |
| bit 2         | PWM5IF: PWM5 Interrupt Flag Status bit                                                                 |                                |                |                  |                  |                 |        |  |  |  |  |
|               | 1 = Interrupt request has occurred                                                                     |                                |                |                  |                  |                 |        |  |  |  |  |
|               | 0 = Interrupt request has not occurred                                                                 |                                |                |                  |                  |                 |        |  |  |  |  |
| bit 1         | PWM4IF: PW                                                                                             | M4 Interrupt F                 | lag Status bit |                  |                  |                 |        |  |  |  |  |
|               |                                                                                                        | equest has oc                  |                |                  |                  |                 |        |  |  |  |  |
|               | -                                                                                                      | equest has no                  |                |                  |                  |                 |        |  |  |  |  |
| bit 0         |                                                                                                        | M3 Interrupt F                 | -              |                  |                  |                 |        |  |  |  |  |
|               | •                                                                                                      | equest has oc<br>equest has no |                |                  |                  |                 |        |  |  |  |  |
|               |                                                                                                        |                                |                |                  |                  |                 |        |  |  |  |  |

| REGISTER     | R 7-12: IFS7: | INTERRUPT                                                                                           | FLAG STAT     | US REGISTI       | ER 7             |          |         |  |  |  |  |
|--------------|---------------|-----------------------------------------------------------------------------------------------------|---------------|------------------|------------------|----------|---------|--|--|--|--|
| U-0          | U-0           | U-0                                                                                                 | U-0           | U-0              | U-0              | U-0      | U-0     |  |  |  |  |
| _            | —             | —                                                                                                   | —             |                  | —                | —        | —       |  |  |  |  |
| bit 15       |               |                                                                                                     |               |                  |                  |          | bit 8   |  |  |  |  |
|              |               |                                                                                                     |               |                  |                  |          |         |  |  |  |  |
| U-0          | U-0           | R/W-0                                                                                               | R/W-0         | R/W-0            | R/W-0            | R/W-0    | R/W-0   |  |  |  |  |
| _            | —             | ADCP7IF                                                                                             | ADCP6IF       | ADCP5IF          | ADCP4IF          | ADCP3IF  | ADCP2IF |  |  |  |  |
| bit 7        |               |                                                                                                     |               |                  |                  |          | bit 0   |  |  |  |  |
|              |               |                                                                                                     |               |                  |                  |          |         |  |  |  |  |
| Legend:      |               |                                                                                                     |               |                  |                  |          |         |  |  |  |  |
| R = Readat   | ole bit       | W = Writable                                                                                        | bit           | U = Unimplei     | mented bit, read | d as '0' |         |  |  |  |  |
| -n = Value a | at POR        | '1' = Bit is set                                                                                    |               | '0' = Bit is cle | ared             |          |         |  |  |  |  |
|              |               |                                                                                                     |               |                  |                  |          |         |  |  |  |  |
| bit 15-6     | •             | ited: Read as '                                                                                     |               |                  |                  |          |         |  |  |  |  |
| bit 5        |               | DC Pair 7 Conv                                                                                      |               | nterrupt Flag S  | Status bit       |          |         |  |  |  |  |
|              |               | <ol> <li>I = Interrupt request has occurred</li> <li>Interrupt request has not occurred</li> </ol>  |               |                  |                  |          |         |  |  |  |  |
| bit 4        |               | •                                                                                                   |               | nterrupt Flag S  | Status bit       |          |         |  |  |  |  |
|              |               | ADCP6IF: ADC Pair 6 Conversion Done Interrupt Flag Status bit<br>1 = Interrupt request has occurred |               |                  |                  |          |         |  |  |  |  |
|              |               | 0 = Interrupt request has not occurred                                                              |               |                  |                  |          |         |  |  |  |  |
| bit 3        | ADCP5IF: AI   | DC Pair 5 Conv                                                                                      | ersion Done I | nterrupt Flag S  | Status bit       |          |         |  |  |  |  |
|              |               | 1 = Interrupt request has occurred                                                                  |               |                  |                  |          |         |  |  |  |  |
|              | 0 = Interrupt | request has no                                                                                      | t occurred    |                  |                  |          |         |  |  |  |  |
| bit 2        | ADCP4IF: AI   | ADCP4IF: ADC Pair 4 Conversion Done Interrupt Flag Status bit                                       |               |                  |                  |          |         |  |  |  |  |
|              |               | 1 = Interrupt request has occurred                                                                  |               |                  |                  |          |         |  |  |  |  |
|              |               | 0 = Interrupt request has not occurred                                                              |               |                  |                  |          |         |  |  |  |  |
| bit 1        |               | ADCP3IF: ADC Pair 3 Conversion Done Interrupt Flag Status bit                                       |               |                  |                  |          |         |  |  |  |  |
|              |               | <ol> <li>Interrupt request has occurred</li> <li>Interrupt request has not occurred</li> </ol>      |               |                  |                  |          |         |  |  |  |  |
| bit 0        | •             | DC Pair 2 Conv                                                                                      |               | nterrunt Flag S  | Status bit       |          |         |  |  |  |  |
|              |               |                                                                                                     |               | nonupi nag c     |                  |          |         |  |  |  |  |
|              |               | <ol> <li>Interrupt request has occurred</li> <li>Interrupt request has not occurred</li> </ol>      |               |                  |                  |          |         |  |  |  |  |
|              | •             |                                                                                                     |               |                  |                  |          |         |  |  |  |  |

### REGISTER 7-12: IFS7: INTERRUPT FLAG STATUS REGISTER 7

| REGISTER 7-13: IEC0: INTERRUPT ENABLE CONTROL REGISTER 0 |                                                                                              |                                  |                |                   |                  |                 |        |  |  |  |  |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------|----------------|-------------------|------------------|-----------------|--------|--|--|--|--|
| U-0                                                      | R/W-0                                                                                        | R/W-0                            | R/W-0          | R/W-0             | R/W-0            | R/W-0           | R/W-0  |  |  |  |  |
| _                                                        | DMA1IE                                                                                       | ADIE                             | U1TXIE         | U1RXIE            | SPI1IE           | SPI1EIE         | T3IE   |  |  |  |  |
| pit 15                                                   |                                                                                              |                                  |                |                   |                  |                 | bit    |  |  |  |  |
| R/W-0                                                    | R/W-0                                                                                        | R/W-0                            | R/W-0          | R/W-0             | R/W-0            | R/W-0           | R/W-0  |  |  |  |  |
| T2IE                                                     | OC2IE                                                                                        | IC2IE                            | DMA0IE         | T1IE              | OC1IE            | IC1IE           | INTOIE |  |  |  |  |
| bit 7                                                    |                                                                                              |                                  |                |                   |                  |                 | bi     |  |  |  |  |
| Legend:                                                  |                                                                                              |                                  |                |                   |                  |                 |        |  |  |  |  |
| R = Readable l                                           | oit                                                                                          | W = Writable                     | bit            | U = Unimplem      | nented bit, read | 1 as '0'        |        |  |  |  |  |
| -n = Value at P                                          |                                                                                              | '1' = Bit is se                  |                | '0' = Bit is clea |                  | x = Bit is unkn | own    |  |  |  |  |
|                                                          | <u> </u>                                                                                     |                                  | ·              |                   |                  |                 |        |  |  |  |  |
| bit 15                                                   | Unimplemen                                                                                   | ted: Read as                     | 0'             |                   |                  |                 |        |  |  |  |  |
| bit 14                                                   | DMA1IE: DM                                                                                   | IA Channel 1 D                   | ata Transfer C | Complete Interru  | upt Enable bit   |                 |        |  |  |  |  |
|                                                          |                                                                                              | request enable<br>request not en |                |                   |                  |                 |        |  |  |  |  |
| pit 13                                                   | -                                                                                            | -                                |                | pt Enable bit     |                  |                 |        |  |  |  |  |
|                                                          | ADIE: ADC1 Conversion Complete Interrupt Enable bit<br>1 = Interrupt request enabled         |                                  |                |                   |                  |                 |        |  |  |  |  |
|                                                          | 0 = Interrupt I                                                                              | request not en                   | abled          |                   |                  |                 |        |  |  |  |  |
| pit 12                                                   | U1TXIE: UART1 Transmitter Interrupt Enable bit                                               |                                  |                |                   |                  |                 |        |  |  |  |  |
|                                                          |                                                                                              | request enable<br>request not en |                |                   |                  |                 |        |  |  |  |  |
| oit 11                                                   | U1RXIE: UART1 Receiver Interrupt Enable bit                                                  |                                  |                |                   |                  |                 |        |  |  |  |  |
|                                                          |                                                                                              | request enable<br>request not en |                |                   |                  |                 |        |  |  |  |  |
| oit 10                                                   | SPI1IE: SPI1 Event Interrupt Enable bit                                                      |                                  |                |                   |                  |                 |        |  |  |  |  |
|                                                          |                                                                                              | request enable                   |                |                   |                  |                 |        |  |  |  |  |
|                                                          | 0 = Interrupt request not enabled                                                            |                                  |                |                   |                  |                 |        |  |  |  |  |
| bit 9                                                    | SPI1EIE: SPI1 Event Interrupt Enable bit                                                     |                                  |                |                   |                  |                 |        |  |  |  |  |
|                                                          | <ul> <li>1 = Interrupt request enabled</li> <li>0 = Interrupt request not enabled</li> </ul> |                                  |                |                   |                  |                 |        |  |  |  |  |
| oit 8                                                    | <b>T3IE:</b> Timer3 Interrupt Enable bit                                                     |                                  |                |                   |                  |                 |        |  |  |  |  |
|                                                          | 1 = Interrupt                                                                                | request enable                   | d              |                   |                  |                 |        |  |  |  |  |
| oit 7                                                    | <ul> <li>Interrupt request not enabled</li> <li>T2IE: Timer2 Interrupt Enable bit</li> </ul> |                                  |                |                   |                  |                 |        |  |  |  |  |
|                                                          | 1 = Interrupt request enabled                                                                |                                  |                |                   |                  |                 |        |  |  |  |  |
|                                                          |                                                                                              | request not en                   |                |                   |                  |                 |        |  |  |  |  |
| pit 6                                                    | OC2IE: Output Compare Channel 2 Interrupt Enable bit                                         |                                  |                |                   |                  |                 |        |  |  |  |  |
|                                                          |                                                                                              | request enable<br>request not en |                |                   |                  |                 |        |  |  |  |  |
| oit 5                                                    | IC2IE: Input Capture Channel 2 Interrupt Enable bit                                          |                                  |                |                   |                  |                 |        |  |  |  |  |
|                                                          |                                                                                              | request enable<br>request not en |                |                   |                  |                 |        |  |  |  |  |
| oit 4                                                    | -                                                                                            | -                                |                | Complete Interru  | upt Enable bit   |                 |        |  |  |  |  |
|                                                          |                                                                                              | request enable                   |                |                   | -                |                 |        |  |  |  |  |
|                                                          |                                                                                              | request not en                   |                |                   |                  |                 |        |  |  |  |  |
|                                                          |                                                                                              | •                                |                |                   |                  |                 |        |  |  |  |  |
| bit 3                                                    |                                                                                              | Interrupt Enat                   | le bit         |                   |                  |                 |        |  |  |  |  |

#### . . ----\_\_\_\_\_

## REGISTER 7-13: IEC0: INTERRUPT ENABLE CONTROL REGISTER 0 (CONTINUED)

| bit 2 | OC1IE: Output Compare Channel 1 Interrupt Enable bit                                         |
|-------|----------------------------------------------------------------------------------------------|
|       | <ol> <li>1 = Interrupt request enabled</li> <li>0 = Interrupt request not enabled</li> </ol> |
| bit 1 | IC1IE: Input Capture Channel 1 Interrupt Enable bit                                          |
|       | <ol> <li>1 = Interrupt request enabled</li> <li>0 = Interrupt request not enabled</li> </ol> |
| bit 0 | INT0IE: External Interrupt 0 Enable bit                                                      |
|       | <ul><li>1 = Interrupt request enabled</li><li>0 = Interrupt request not enabled</li></ul>    |

| R/W-0        | R/W-0                                                                                                           | R/W-0                                                                                        | R/W-0  | R/W-0            | R/W-0           | R/W-0           | R/W-0   |  |  |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------|------------------|-----------------|-----------------|---------|--|--|--|--|
| U2TXIE       | U2RXIE                                                                                                          | INT2IE                                                                                       | T5IE   | T4IE             | OC4IE           | OC3IE           | DMA2IE  |  |  |  |  |
| pit 15       |                                                                                                                 |                                                                                              |        |                  |                 |                 | bit     |  |  |  |  |
|              |                                                                                                                 |                                                                                              |        |                  |                 |                 |         |  |  |  |  |
| U-0          | U-0                                                                                                             | U-0                                                                                          | R/W-0  | R/W-0            | R/W-0           | R/W-0           | R/W-0   |  |  |  |  |
|              | —                                                                                                               | —                                                                                            | INT1IE | CNIE             | AC1IE           | MI2C1IE         | SI2C1IE |  |  |  |  |
| bit 7        |                                                                                                                 |                                                                                              |        |                  |                 |                 | bit (   |  |  |  |  |
| Legend:      |                                                                                                                 |                                                                                              |        |                  |                 |                 |         |  |  |  |  |
| R = Readab   | le bit                                                                                                          | W = Writable                                                                                 | bit    | U = Unimpler     | mented bit, rea | d as '0'        |         |  |  |  |  |
| -n = Value a | t POR                                                                                                           | '1' = Bit is se                                                                              |        | '0' = Bit is cle |                 | x = Bit is unkr | nown    |  |  |  |  |
|              |                                                                                                                 |                                                                                              |        |                  |                 |                 |         |  |  |  |  |
| bit 12       |                                                                                                                 | RT2 Transmitte                                                                               | -      | able bit         |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | request enable                                                                               |        |                  |                 |                 |         |  |  |  |  |
| bit 11       |                                                                                                                 | request not en<br>RT2 Receiver                                                               |        | e bit            |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | request enable                                                                               | •      |                  |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | request not en                                                                               |        |                  |                 |                 |         |  |  |  |  |
| bit 13       | INT2IE: Exte                                                                                                    | INT2IE: External Interrupt 2 Enable bit                                                      |        |                  |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | 1 = Interrupt request enabled                                                                |        |                  |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | request not en                                                                               |        |                  |                 |                 |         |  |  |  |  |
| bit 12       |                                                                                                                 | <b>T5IE:</b> Timer5 Interrupt Enable bit                                                     |        |                  |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | <ul> <li>1 = Interrupt request enabled</li> <li>0 = Interrupt request not enabled</li> </ul> |        |                  |                 |                 |         |  |  |  |  |
| bit 11       | -                                                                                                               | <b>T4IE:</b> Timer4 Interrupt Enable bit                                                     |        |                  |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | 1 = Interrupt request enabled                                                                |        |                  |                 |                 |         |  |  |  |  |
|              | 0 = Interrupt                                                                                                   | 0 = Interrupt request not enabled                                                            |        |                  |                 |                 |         |  |  |  |  |
| bit 10       | OC4IE: Output Compare Channel 4 Interrupt Enable bit                                                            |                                                                                              |        |                  |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | request enable                                                                               |        |                  |                 |                 |         |  |  |  |  |
| bit 9        |                                                                                                                 | 0 = Interrupt request not enabled                                                            |        |                  |                 |                 |         |  |  |  |  |
| DIL 9        | -                                                                                                               | <b>OC3IE:</b> Output Compare Channel 3 Interrupt Enable bit<br>1 = Interrupt request enabled |        |                  |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | 0 = Interrupt request enabled                                                                |        |                  |                 |                 |         |  |  |  |  |
| bit 8        | -                                                                                                               | DMA2IE: DMA Channel 2 Data Transfer Complete Interrupt Enable bit                            |        |                  |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | 1 = Interrupt request enabled                                                                |        |                  |                 |                 |         |  |  |  |  |
|              | -                                                                                                               | request not en                                                                               |        |                  |                 |                 |         |  |  |  |  |
| bit 7-5      | -                                                                                                               | nted: Read as                                                                                |        |                  |                 |                 |         |  |  |  |  |
| bit 4        |                                                                                                                 | INT1IE: External Interrupt 1 Enable bit<br>1 = Interrupt request enabled                     |        |                  |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | •                                                                                            |        |                  |                 |                 |         |  |  |  |  |
| bit 3        | <ul> <li>Interrupt request not enabled</li> <li>CNIE: Input Change Notification Interrupt Enable bit</li> </ul> |                                                                                              |        |                  |                 |                 |         |  |  |  |  |
|              | -                                                                                                               | 1 = Interrupt request enabled                                                                |        |                  |                 |                 |         |  |  |  |  |
|              | 0 = Interrupt                                                                                                   | request not en                                                                               | abled  |                  |                 |                 |         |  |  |  |  |
| bit 2        |                                                                                                                 | AC1IE: Analog Comparator 1 Interrupt Enable bit                                              |        |                  |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | request enable                                                                               |        |                  |                 |                 |         |  |  |  |  |
| bit 1        | •                                                                                                               | request not en                                                                               |        | ablo bit         |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | C1 Master Ever                                                                               |        | ומטוב טונ        |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | request enable                                                                               |        |                  |                 |                 |         |  |  |  |  |
| bit 0        | -                                                                                                               | C1 Slave Event                                                                               |        | ıble bit         |                 |                 |         |  |  |  |  |
|              | 1 = Interrupt                                                                                                   | request enable                                                                               | ed     |                  |                 |                 |         |  |  |  |  |
|              |                                                                                                                 | request enable<br>request not en                                                             |        |                  |                 |                 |         |  |  |  |  |

| U-0                     | U-0                                                                                                                                                 | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | U-0                           | U-0                 | U-0                   | U-0                                                                                                                                                                                     | U-0     |  |  |  |  |  |  |  |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|--|--|--|
| —                       | —                                                                                                                                                   | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | —                             | —                   | —                     | —                                                                                                                                                                                       | —       |  |  |  |  |  |  |  |
| bit 15                  |                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                               |                     |                       |                                                                                                                                                                                         | bit     |  |  |  |  |  |  |  |
| U-0                     | R/W-0                                                                                                                                               | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R/W-0                         | R/W-0               | R/W-0                 | R/W-0                                                                                                                                                                                   | R/W-0   |  |  |  |  |  |  |  |
|                         | IC4IE                                                                                                                                               | IC3IE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DMA3IE                        | C1IE <sup>(1)</sup> | C1RXIE <sup>(1)</sup> | SPI2IE                                                                                                                                                                                  | SPI2EIE |  |  |  |  |  |  |  |
| bit 7                   |                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                               | _                   | _                     | _                                                                                                                                                                                       | bit     |  |  |  |  |  |  |  |
| Legend:                 |                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                               |                     |                       |                                                                                                                                                                                         |         |  |  |  |  |  |  |  |
| R = Readab              | ole bit                                                                                                                                             | W = Writable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | bit                           | U = Unimpler        | mented bit, read      | as '0'                                                                                                                                                                                  |         |  |  |  |  |  |  |  |
| -n = Value a            | at POR                                                                                                                                              | '1' = Bit is set                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                               | '0' = Bit is cle    | ared                  | x = Bit is unki                                                                                                                                                                         | nown    |  |  |  |  |  |  |  |
| bit 5<br>bit 4<br>bit 3 | 1 = Interrupt 1<br>0 = Interrupt 1<br>IC3IE: Input 0<br>1 = Interrupt 1<br>0 = Interrupt 1<br>1 = Interrupt 1<br>0 = Interrupt 1<br>0 = Interrupt 1 | IC4IE: Input Capture Channel 4 Interrupt Enable bit<br>1 = Interrupt request enabled<br>0 = Interrupt request not enabled<br>IC3IE: Input Capture Channel 3 Interrupt Enable bit<br>1 = Interrupt request enabled<br>0 = Interrupt request not enabled<br>DMA3IE: DMA Channel 3 Data Transfer Complete Interrupt Enable bit<br>1 = Interrupt request enabled<br>0 = Interrupt request enabled<br>0 = Interrupt request has enabled<br>C1IE: ECAN1 Event Interrupt Enable bit <sup>(1)</sup> |                               |                     |                       |                                                                                                                                                                                         |         |  |  |  |  |  |  |  |
| bit 2                   | 1 = Interrupt (<br>0 = Interrupt (<br><b>C1RXIE:</b> EC/                                                                                            | request enable<br>request not ena<br>AN1 Receive D<br>request enable                                                                                                                                                                                                                                                                                                                                                                                                                        | d<br>abled<br>vata Ready Inte |                     | bit <sup>(1)</sup>    |                                                                                                                                                                                         |         |  |  |  |  |  |  |  |
| bit 1                   | <ul> <li>0 = Interrupt request not enabled</li> <li>SPI2IE: SPI2 Event Interrupt Enable bit</li> <li>1 = Interrupt request enabled</li> </ul>       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                               |                     |                       |                                                                                                                                                                                         |         |  |  |  |  |  |  |  |
| bit 0                   | <b>SPI2EIE:</b> SPI<br>1 = Interrupt                                                                                                                | 2 Error Interru<br>request enable                                                                                                                                                                                                                                                                                                                                                                                                                                                           | pt Enable bit<br>d            |                     |                       | <ul> <li>a Interrupt request not enabled</li> <li>SPI2EIE: SPI2 Error Interrupt Enable bit</li> <li>1 = Interrupt request enabled</li> <li>0 = Interrupt request not enabled</li> </ul> |         |  |  |  |  |  |  |  |

## REGISTER 7-15: IEC2: INTERRUPT ENABLE CONTROL REGISTER 2

Note 1: Interrupts disabled on devices without ECAN<sup>™</sup> modules.

| U-0            | U-0                                                                    | U-0                                                  | U-0                           | U-0              | R/W-0            | R/W-0            | U-0   |  |  |
|----------------|------------------------------------------------------------------------|------------------------------------------------------|-------------------------------|------------------|------------------|------------------|-------|--|--|
| _              |                                                                        |                                                      | _                             |                  | QEI1IE           | PSEMIE           | _     |  |  |
| bit 15         |                                                                        |                                                      |                               |                  |                  |                  | bit 8 |  |  |
|                |                                                                        |                                                      |                               |                  |                  |                  |       |  |  |
| U-0            | R/W-0                                                                  | R/W-0                                                | U-0                           | U-0              | R/W-0            | R/W-0            | U-0   |  |  |
| —              | INT4IE                                                                 | INT3IE                                               |                               |                  | MI2C2IE          | SI2C2IE          |       |  |  |
| bit 7          |                                                                        |                                                      |                               |                  |                  |                  | bit ( |  |  |
| Legend:        |                                                                        |                                                      |                               |                  |                  |                  |       |  |  |
| R = Readable   | e bit                                                                  | W = Writable t                                       | bit                           | U = Unimple      | mented bit, read | d as '0'         |       |  |  |
| -n = Value at  | POR                                                                    | '1' = Bit is set                                     |                               | '0' = Bit is cle | eared            | x = Bit is unkno | own   |  |  |
|                |                                                                        |                                                      |                               |                  |                  |                  |       |  |  |
| bit 15-11      | Unimplemer                                                             | nted: Read as 'C                                     | 3                             |                  |                  |                  |       |  |  |
| bit 10         | QEI1IE: QEI                                                            | 1 Event Interrup                                     | t Enable bit                  |                  |                  |                  |       |  |  |
|                |                                                                        | request enabled                                      |                               |                  |                  |                  |       |  |  |
|                |                                                                        | request not ena                                      |                               |                  |                  |                  |       |  |  |
| bit 9          |                                                                        | /M Special Even                                      |                               | rupt Enable bi   | t                |                  |       |  |  |
|                |                                                                        | request enabled<br>request not ena                   |                               |                  |                  |                  |       |  |  |
| bit 8-7        |                                                                        | nted: Read as '0                                     |                               |                  |                  |                  |       |  |  |
| bit 6          | •                                                                      | rnal Interrupt 4                                     |                               |                  |                  |                  |       |  |  |
| Sit 0          |                                                                        | request enabled                                      |                               |                  |                  |                  |       |  |  |
|                |                                                                        | request not enal                                     |                               |                  |                  |                  |       |  |  |
| bit 6          | INT3IE: Exte                                                           | rnal Interrupt 3 E                                   | Enable bit                    |                  |                  |                  |       |  |  |
|                |                                                                        | request enabled                                      |                               |                  |                  |                  |       |  |  |
|                | 0 = Interrupt                                                          | request not ena                                      | bled                          |                  |                  |                  |       |  |  |
| bit 4-3        | Unimplemer                                                             | nted: Read as '0                                     | ,                             |                  |                  |                  |       |  |  |
|                | MI2C2IE: I2C2 Master Events Interrupt Enable bit                       |                                                      |                               |                  |                  |                  |       |  |  |
|                |                                                                        |                                                      | 1 = Interrupt request enabled |                  |                  |                  |       |  |  |
|                | 1 = Interrupt                                                          | request enabled                                      |                               |                  |                  |                  |       |  |  |
| bit 2          | 1 = Interrupt<br>0 = Interrupt                                         | request enablec<br>request not ena                   | bled                          |                  |                  |                  |       |  |  |
| bit 2          | 1 = Interrupt<br>0 = Interrupt<br><b>SI2C2IE:</b> I2C                  | request enablec<br>request not ena<br>2 Slave Events | bled<br>Interrupt Ena         | ble bit          |                  |                  |       |  |  |
| bit 2<br>bit 1 | 1 = Interrupt<br>0 = Interrupt<br><b>SI2C2IE:</b> I2C<br>1 = Interrupt | request enablec<br>request not ena                   | bled<br>Interrupt Ena         | ble bit          |                  |                  |       |  |  |

## © 2009-2012 Microchip Technology Inc.

| U-0          | U-0                   | U-0                             | U-0           | R/W-0            | U-0             | R/W-0                      | U-0 |  |  |  |  |  |  |
|--------------|-----------------------|---------------------------------|---------------|------------------|-----------------|----------------------------|-----|--|--|--|--|--|--|
|              |                       |                                 | _             | QEI2IE           |                 | PSESMIE                    | _   |  |  |  |  |  |  |
| bit 15       |                       |                                 |               |                  |                 |                            | bit |  |  |  |  |  |  |
|              |                       |                                 |               |                  |                 |                            |     |  |  |  |  |  |  |
| U-0          | R/W-0                 | U-0                             | U-0           | U-0              | R/W-0           | R/W-0                      | U-0 |  |  |  |  |  |  |
|              | C1TXIE <sup>(1)</sup> | —                               | —             | —                | U2EIE           | U1EIE                      |     |  |  |  |  |  |  |
| bit 7        |                       |                                 |               |                  |                 |                            | bit |  |  |  |  |  |  |
| Legend:      |                       |                                 |               |                  |                 |                            |     |  |  |  |  |  |  |
| R = Readab   | le bit                | W = Writable                    | bit           | U = Unimpler     | nented bit, rea | d as '0'                   |     |  |  |  |  |  |  |
| -n = Value a |                       | '1' = Bit is set                |               | '0' = Bit is cle |                 | x = Bit is unkno           | wn  |  |  |  |  |  |  |
|              |                       |                                 |               |                  |                 |                            |     |  |  |  |  |  |  |
| bit 15-12    | Unimplemen            | ted: Read as '                  | 0'            |                  |                 |                            |     |  |  |  |  |  |  |
| bit 11       | QEI2IE: QEI2          | 2 Event Interrup                | ot Enable bit |                  |                 |                            |     |  |  |  |  |  |  |
|              |                       | equest enable                   |               |                  |                 |                            |     |  |  |  |  |  |  |
|              |                       | request not ena                 |               |                  |                 |                            |     |  |  |  |  |  |  |
| bit 10       | •                     | ted: Read as '                  |               |                  |                 |                            |     |  |  |  |  |  |  |
| bit 9        |                       | •                               |               | ry Match Error I | nterrupt Enabl  | e bit                      |     |  |  |  |  |  |  |
|              |                       | equest enable<br>equest not ena |               |                  |                 |                            |     |  |  |  |  |  |  |
| bit 8-7      |                       | ted: Read as '                  |               |                  |                 |                            |     |  |  |  |  |  |  |
| bit 6        | •                     |                                 |               | Interrupt Enable | e hit(1)        |                            |     |  |  |  |  |  |  |
|              |                       | equest occurre                  |               |                  |                 |                            |     |  |  |  |  |  |  |
|              |                       | equest not occ                  |               |                  |                 |                            |     |  |  |  |  |  |  |
| bit 5-3      | Unimplemen            | ted: Read as '                  | 0'            |                  |                 |                            |     |  |  |  |  |  |  |
| bit 2        | U2EIE: UART           | 2 Error Interru                 | pt Enable bit |                  |                 |                            |     |  |  |  |  |  |  |
|              |                       | equest enable                   |               |                  |                 |                            |     |  |  |  |  |  |  |
|              | -                     | request not ena                 |               |                  |                 |                            |     |  |  |  |  |  |  |
| bit 1        |                       | 1 Error Interru                 |               |                  |                 |                            |     |  |  |  |  |  |  |
|              |                       | equest enable<br>equest not ena |               |                  |                 |                            |     |  |  |  |  |  |  |
| bit 0        |                       | •                               |               |                  |                 |                            |     |  |  |  |  |  |  |
|              | ommplemen             | ieu. Redu dS                    | U             |                  |                 | Unimplemented: Read as '0' |     |  |  |  |  |  |  |

**Note 1:** Interrupts disabled on devices without ECAN<sup>™</sup> modules.

| R/W-0        | R/W-0           | R/W-0                               | U-0           | U-0               | U-0              | U-0              | U-0   |
|--------------|-----------------|-------------------------------------|---------------|-------------------|------------------|------------------|-------|
| PWM2IE       | PWM1IE          | ADCP12IE                            | —             | —                 | —                | —                | _     |
| bit 15       | ·               |                                     |               |                   |                  |                  | bit   |
|              |                 |                                     |               |                   |                  |                  |       |
| U-0          | U-0             | U-0                                 | R/W-0         | R/W-0             | R/W-0            | R/W-0            | U-0   |
| —            |                 | _                                   | ADCP11IE      | ADCP10IE          | ADCP9IE          | ADCP8IE          | —     |
| bit 7        |                 |                                     |               |                   |                  |                  | bit ( |
|              |                 |                                     |               |                   |                  |                  |       |
| Legend:      |                 |                                     |               |                   |                  |                  |       |
| R = Readab   | le bit          | W = Writable                        | bit           | -                 | nented bit, read | l as '0'         |       |
| -n = Value a | t POR           | '1' = Bit is set                    |               | '0' = Bit is clea | ared             | x = Bit is unkno | wn    |
|              |                 |                                     | (1)           |                   |                  |                  |       |
| bit 15       |                 | /M2 Interrupt E                     |               |                   |                  |                  |       |
|              |                 | request is enab<br>request is not e |               |                   |                  |                  |       |
| bit 14       |                 | /M1 Interrupt E                     |               |                   |                  |                  |       |
|              |                 | request is enab                     |               |                   |                  |                  |       |
|              |                 | request is not e                    |               |                   |                  |                  |       |
| bit 13       | ADCP12IE: A     | ADC Pair 12 Co                      | nversion Don  | e Interrupt Ena   | ble bit          |                  |       |
|              |                 | request is enab                     |               |                   |                  |                  |       |
|              |                 | request is not e                    |               |                   |                  |                  |       |
| bit 12-5     | •               | ted: Read as '                      |               |                   |                  |                  |       |
| bit 4        |                 |                                     |               | e Interrupt Enal  | ole bit          |                  |       |
|              |                 | request is enab<br>request is not e |               |                   |                  |                  |       |
| bit 3        |                 | •                                   |               | e Interrupt Ena   | ble hit          |                  |       |
| bit 0        |                 | request is enab                     |               |                   |                  |                  |       |
|              |                 | request is not e                    |               |                   |                  |                  |       |
| bit 2        | ADCP9IE: AI     | DC Pair 9 Conv                      | ersion Done I | nterrupt Enable   | e bit            |                  |       |
|              |                 | request is enab                     |               |                   |                  |                  |       |
|              |                 | request is not e                    |               |                   |                  |                  |       |
| bit 1        |                 |                                     |               | nterrupt Enable   | e bit            |                  |       |
|              | 1 - Intorrupt i | convoctio on ch                     | lod           |                   |                  |                  |       |
|              |                 | request is enab<br>request is not e |               |                   |                  |                  |       |

| R/W-0           | R/W-0                              | U-0                               | U-0            | U-0              | U-0              | R/W-0           | R/W-0  |
|-----------------|------------------------------------|-----------------------------------|----------------|------------------|------------------|-----------------|--------|
| ADCP1IE         | ADCP0IE                            | —                                 | _              |                  | _                | AC4IE           | AC3IE  |
| bit 15          | •                                  |                                   |                |                  |                  |                 | bit    |
| R/W-0           | R/W-0                              | R/W-0                             | R/W-0          | R/W-0            | R/W-0            | R/W-0           | R/W-0  |
| AC2IE           | PWM9IE                             | PWM8IE                            | PWM7IE         | PWM6IE           | PWM5IE           | PWM4IE          | PWM3IE |
| bit 7           |                                    |                                   |                |                  |                  |                 | bit    |
| Legend:         |                                    |                                   |                |                  |                  |                 |        |
| R = Readable    | bit                                | W = Writable                      | bit            | U = Unimplen     | nented bit, read | d as '0'        |        |
| -n = Value at P |                                    | '1' = Bit is set                  |                | '0' = Bit is cle |                  | x = Bit is unkn | lown   |
|                 |                                    | 1 Dit lo de                       |                |                  |                  |                 |        |
| bit 15          | ADCP1IE: AD                        |                                   |                | nterrupt Enable  | e bit            |                 |        |
|                 | 0 = Interrupt r                    |                                   |                |                  |                  |                 |        |
| bit 14          | -                                  | -                                 |                | nterrupt Enable  | e bit            |                 |        |
|                 | 1 = Interrupt r<br>0 = Interrupt r |                                   |                |                  |                  |                 |        |
| bit 13-10       | Unimplemen                         | ted: Read as                      | 0'             |                  |                  |                 |        |
| oit 9           | AC4IE: Analo                       | g Comparator                      | 4 Interrupt En | able bit         |                  |                 |        |
|                 | 1 = Interrupt r<br>0 = Interrupt r | •                                 |                |                  |                  |                 |        |
| bit 8           | AC3IE: Analo                       | g Comparator                      | 3 Interrupt En | able bit         |                  |                 |        |
|                 | 1 = Interrupt r<br>0 = Interrupt r |                                   |                |                  |                  |                 |        |
| bit 7           | AC2IE: Analo                       | g Comparator                      | 2 Interrupt En | able bit         |                  |                 |        |
|                 | 1 = Interrupt r<br>0 = Interrupt r |                                   |                |                  |                  |                 |        |
| bit 6           | PWM9IE: PW                         | 'M9 Interrupt E                   | Enable bit     |                  |                  |                 |        |
|                 | 1 = Interrupt r<br>0 = Interrupt r | •                                 |                |                  |                  |                 |        |
| bit 5           | PWM8IE: PW                         |                                   |                |                  |                  |                 |        |
|                 | 1 = Interrupt r<br>0 = Interrupt r | equest is enal<br>equest is not e |                |                  |                  |                 |        |
| bit 4           | PWM7IE: PW                         | M7 Interrupt E                    | nable bit      |                  |                  |                 |        |
|                 | 1 = Interrupt r<br>0 = Interrupt r | •                                 |                |                  |                  |                 |        |
| bit 3           | PWM6IE: PW                         | M6 Interrupt E                    | Enable bit     |                  |                  |                 |        |
|                 | 1 = Interrupt r<br>0 = Interrupt r |                                   |                |                  |                  |                 |        |
| bit 2           | PWM5IE: PW                         | M5 Interrupt E                    | nable bit      |                  |                  |                 |        |
|                 | 1 = Interrupt r<br>0 = Interrupt r |                                   |                |                  |                  |                 |        |
| bit 1           | PWM4IE: PW                         | M4 Interrupt E                    | nable bit      |                  |                  |                 |        |
|                 | 1 = Interrupt r<br>0 = Interrupt r | •                                 |                |                  |                  |                 |        |
| bit 0           | PWM3IE: PW                         | M3 Interrupt E                    | Enable bit     |                  |                  |                 |        |
|                 | 1 = Interrupt r                    | equest is enal                    | bled           |                  |                  |                 |        |

0 = Interrupt request is not enabled

| U-0          | U-0                             | U-0                                 | U-0            | U-0              | U-0              | U-0                | U-0     |
|--------------|---------------------------------|-------------------------------------|----------------|------------------|------------------|--------------------|---------|
| _            | —                               |                                     | _              | —                |                  |                    | _       |
| bit 15       |                                 |                                     |                |                  |                  |                    | bit 8   |
| U-0          | U-0                             | R/W-0                               | R/W-0          | R/W-0            | R/W-0            | R/W-0              | R/W-0   |
| _            |                                 | ADCP7IE                             | ADCP6IE        | ADCP5IE          | ADCP4IE          | ADCP3IE            | ADCP2IE |
| bit 7        |                                 |                                     |                |                  |                  |                    | bit C   |
|              |                                 |                                     |                |                  |                  |                    |         |
| Legend:      |                                 |                                     |                |                  |                  |                    |         |
|              | R = Readable bit W = Writable b |                                     |                | •                | nented bit, read |                    |         |
| -n = Value a | t POR                           | '1' = Bit is set                    |                | '0' = Bit is cle | ared             | x = Bit is unknown |         |
| bit 15-6     | Unimplemer                      | nted: Read as '                     | 0'             |                  |                  |                    |         |
| bit 5        | -                               | DC Pair 7 Conv                      |                | nterrupt Enable  | e bit            |                    |         |
|              |                                 | request is enab                     |                |                  |                  |                    |         |
|              | 0 = Interrupt                   | request is not e                    | enabled        |                  |                  |                    |         |
| bit 4        | ADCP6IE: A                      | DC Pair 6 Conv                      | version Done I | nterrupt Enable  | e bit            |                    |         |
|              |                                 | request is enab                     |                |                  |                  |                    |         |
| bit 3        | •                               | request is not e<br>DC Pair 5 Conv  |                | ntorrunt Enable  | a hit            |                    |         |
| DIL 3        |                                 | request is enab                     |                |                  |                  |                    |         |
|              |                                 | request is not e                    |                |                  |                  |                    |         |
| bit 2        | ADCP4IE: A                      | DC Pair 4 Conv                      | version Done I | nterrupt Enable  | e bit            |                    |         |
|              | •                               | request is enab                     |                |                  |                  |                    |         |
|              | •                               | request is not e                    |                |                  |                  |                    |         |
| bit 1        |                                 | DC Pair 3 Conv                      |                | nterrupt Enable  | e bit            |                    |         |
|              |                                 | request is enab<br>request is not e |                |                  |                  |                    |         |
|              |                                 |                                     |                |                  |                  |                    |         |
| bit 0        | •                               | •                                   |                | nterrunt Enable  | ≏ hit            |                    |         |
| bit 0        | ADCP2IE: A                      | DC Pair 2 Conv<br>request is enab   | version Done I | nterrupt Enable  | e bit            |                    |         |

© 2009-2012 Microchip Technology Inc.

| U-0           | R/W-1              | R/W-0                 | R/W-0          | U-0               | R/W-1           | R/W-0            | R/W-0 |
|---------------|--------------------|-----------------------|----------------|-------------------|-----------------|------------------|-------|
| —             |                    | T1IP<2:0>             |                |                   |                 | OC1IP<2:0>       |       |
| bit 15        |                    |                       |                | ·                 |                 |                  | bit 8 |
| U-0           | R/W-1              | R/W-0                 | R/W-0          | U-0               | R/W-1           | R/W-0            | R/W-0 |
|               |                    | IC1IP<2:0>            |                | _                 |                 | INT0IP<2:0>      |       |
| bit 7         |                    |                       |                |                   |                 |                  | bit ( |
| Legend:       |                    |                       |                |                   |                 |                  |       |
| R = Readabl   | le bit             | W = Writable I        | oit            | U = Unimpler      | mented bit, rea | ad as '0'        |       |
| -n = Value at | t POR              | '1' = Bit is set      |                | '0' = Bit is cle  | ared            | x = Bit is unkno | own   |
|               |                    |                       |                |                   |                 |                  |       |
| bit 15        | Unimpleme          | ented: Read as 'o     | )'             |                   |                 |                  |       |
| bit 14-12     | T1IP<2:0>:         | Timer1 Interrupt      | Priority bits  |                   |                 |                  |       |
|               | 111 <b>= Inter</b> | rupt is priority 7 (ł | nighest priori | ity interrupt)    |                 |                  |       |
|               | •                  |                       |                |                   |                 |                  |       |
|               | •                  |                       |                |                   |                 |                  |       |
|               | 001 = Inter        | rupt is priority 1    |                |                   |                 |                  |       |
|               | 000 <b>= Inter</b> | rupt source is disa   | abled          |                   |                 |                  |       |
| bit 11        | Unimpleme          | ented: Read as 'o     | )'             |                   |                 |                  |       |
| bit 10-8      | OC1IP<2:0          | >: Output Compa       | re Channel     | 1 Interrupt Prior | ity bits        |                  |       |
|               | 111 = Inter        | rupt is priority 7 (ł | nighest priori | ity interrupt)    |                 |                  |       |
|               | •                  |                       |                |                   |                 |                  |       |
|               | •                  |                       |                |                   |                 |                  |       |
|               | 001 <b>= Inter</b> | rupt is priority 1    |                |                   |                 |                  |       |
|               | 000 <b>= Inter</b> | rupt source is disa   | abled          |                   |                 |                  |       |
| bit 7         | Unimpleme          | ented: Read as '0     | )'             |                   |                 |                  |       |
| bit 6-4       | IC1IP<2:0>         | : Input Capture C     | hannel 1 Int   | errupt Priority b | its             |                  |       |
|               | 111 = Inter        | rupt is priority 7 (ł | nighest priori | ity interrupt)    |                 |                  |       |
|               | •                  |                       |                |                   |                 |                  |       |
|               | •                  |                       |                |                   |                 |                  |       |
|               | 001 <b>= Inter</b> | rupt is priority 1    |                |                   |                 |                  |       |
|               | 000 <b>= Inter</b> | rupt source is disa   | abled          |                   |                 |                  |       |
| bit 3         | Unimpleme          | ented: Read as 'O     | )'             |                   |                 |                  |       |
| bit 2-0       | INT0IP<2:0         | >: External Interr    | upt 0 Priority | / bits            |                 |                  |       |
|               | 111 <b>= Inter</b> | rupt is priority 7 (ł | nighest priori | ity interrupt)    |                 |                  |       |
|               | •                  |                       |                |                   |                 |                  |       |
|               | •                  |                       |                |                   |                 |                  |       |
|               |                    | rupt is priority 1    |                |                   |                 |                  |       |
|               | 000 = Inter        | rupt source is disa   | abled          |                   |                 |                  |       |

| U-0          | R/W-1         | R/W-0                                  | R/W-0           | U-0               | R/W-1            | R/W-0           | R/W-0 |
|--------------|---------------|----------------------------------------|-----------------|-------------------|------------------|-----------------|-------|
| —            |               | T2IP<2:0>                              |                 |                   |                  | OC2IP<2:0>      |       |
| oit 15       |               |                                        |                 |                   |                  |                 | bit   |
|              |               |                                        |                 |                   |                  |                 |       |
| U-0          | R/W-1         | R/W-0                                  | R/W-0           | U-0               | R/W-1            | R/W-0           | R/W-0 |
|              |               | IC2IP<2:0>                             |                 |                   |                  | DMA0IP<2:0>     |       |
| bit 7        |               |                                        |                 |                   |                  |                 | bit   |
| Legend:      |               |                                        |                 |                   |                  |                 |       |
| R = Readab   | le bit        | W = Writable                           | oit             | U = Unimplei      | mented bit, rea  | id as '0'       |       |
| -n = Value a | t POR         | '1' = Bit is set                       |                 | '0' = Bit is cle  | eared            | x = Bit is unkn | own   |
|              |               |                                        |                 |                   |                  |                 |       |
| bit 15       | Unimpleme     | nted: Read as '                        | )'              |                   |                  |                 |       |
| bit 14-12    |               | Timer2 Interrupt                       | •               |                   |                  |                 |       |
|              | 111 = Interru | upt is priority 7 (I                   | nighest priori  | ty interrupt)     |                  |                 |       |
|              | •             |                                        |                 |                   |                  |                 |       |
|              | •             |                                        |                 |                   |                  |                 |       |
|              |               | upt is priority 1                      |                 |                   |                  |                 |       |
|              |               | upt source is dis                      |                 |                   |                  |                 |       |
| bit 11       | •             | nted: Read as '                        |                 |                   |                  |                 |       |
| bit 10-8     |               | : Output Compa                         |                 | -                 | ity bits         |                 |       |
|              | 111 = Interru | upt is priority 7 (I                   | highest priori  | ty interrupt)     |                  |                 |       |
|              | •             |                                        |                 |                   |                  |                 |       |
|              | •             |                                        |                 |                   |                  |                 |       |
|              |               | upt is priority 1<br>upt source is dis | abled           |                   |                  |                 |       |
| bit 7        | Unimpleme     | nted: Read as '                        | )'              |                   |                  |                 |       |
| bit 6-4      | IC2IP<2:0>:   | Input Capture C                        | hannel 2 Int    | errupt Priority b | oits             |                 |       |
|              | 111 = Interru | upt is priority 7 (I                   | nighest priori  | ty interrupt)     |                  |                 |       |
|              | •             |                                        |                 |                   |                  |                 |       |
|              | •             |                                        |                 |                   |                  |                 |       |
|              |               | upt is priority 1<br>upt source is dis | ablad           |                   |                  |                 |       |
| bit 3-0      |               | D>: DMA Channe                         |                 | nsfer Complete    | Interrunt Prior  | rity bite       |       |
| DIL 3-0      |               | upt is priority 7 (I                   |                 | -                 | e interrupt Filo | ity bits        |       |
|              | •             |                                        | iigiicot priori | ty interrupt)     |                  |                 |       |
|              | •             |                                        |                 |                   |                  |                 |       |
|              | •             | unt in uni-uit of                      |                 |                   |                  |                 |       |
|              |               | upt is priority 1<br>upt source is dis | ahled           |                   |                  |                 |       |
|              |               |                                        |                 |                   |                  |                 |       |

| U-0                     | R/W-1                   | R/W-0                                     | R/W-0          | U-0              | R/W-1           | R/W-0            | R/W-0 |
|-------------------------|-------------------------|-------------------------------------------|----------------|------------------|-----------------|------------------|-------|
| _                       |                         | U1RXIP<2:0>                               |                |                  |                 | SPI1IP<2:0>      |       |
| bit 15                  | ·                       |                                           |                |                  |                 |                  | bit   |
| U-0                     | R/W-1                   | R/W-0                                     | R/W-0          | U-0              | R/W-1           | R/W-0            | R/W-0 |
|                         | R/W-1                   | SPI1EIP<2:0>                              | R/W-U          |                  | R/W-1           | T3IP<2:0>        | R/W-U |
| bit 7                   |                         | 0                                         |                |                  |                 |                  | bit   |
| Lonondi                 |                         |                                           |                |                  |                 |                  |       |
| Legend:<br>R = Readable | e hit                   | W = Writable t                            | oit            | U = Unimple      | mented bit, rea | d as '0'         |       |
| -n = Value at           |                         | '1' = Bit is set                          |                | '0' = Bit is cle |                 | x = Bit is unkne | own   |
|                         | -                       |                                           |                |                  |                 |                  | -     |
| bit 15                  | Unimplem                | ented: Read as '0                         | )'             |                  |                 |                  |       |
| bit 14-12               |                         | :0>: UART1 Rece                           |                | t Priority bits  |                 |                  |       |
|                         |                         | rupt is priority 7 (h                     |                | -                |                 |                  |       |
|                         | •                       |                                           |                |                  |                 |                  |       |
|                         | •                       |                                           |                |                  |                 |                  |       |
|                         | 001 = Inter             | rupt is priority 1                        |                |                  |                 |                  |       |
|                         |                         | rupt source is disa                       | abled          |                  |                 |                  |       |
| bit 11                  | Unimplem                | ented: Read as '0                         | )'             |                  |                 |                  |       |
| bit 10-8                | SPI1IP<2:0              | >: SPI1 Event Int                         | errupt Priorit | y bits           |                 |                  |       |
|                         | 111 = Inter             | rupt is priority 7 (h                     | nighest priori | ty interrupt)    |                 |                  |       |
|                         | •                       |                                           |                |                  |                 |                  |       |
|                         | •                       |                                           |                |                  |                 |                  |       |
|                         |                         | rupt is priority 1                        |                |                  |                 |                  |       |
|                         |                         | rupt source is disa                       |                |                  |                 |                  |       |
| bit 7                   | -                       | ented: Read as '0                         |                | · · .            |                 |                  |       |
| bit 6-4                 |                         | :0>: SPI1 Error In                        | •              | •                |                 |                  |       |
|                         | •                       | rupt is priority 7 (h                     | lignest priori | ty interrupt)    |                 |                  |       |
|                         | •                       |                                           |                |                  |                 |                  |       |
|                         | •                       |                                           |                |                  |                 |                  |       |
|                         |                         | rupt is priority 1<br>rupt source is disa | ahlad          |                  |                 |                  |       |
| bit 3                   |                         | ented: Read as '0                         |                |                  |                 |                  |       |
| bit 2-0                 | -                       | Timer3 Interrupt                          |                |                  |                 |                  |       |
|                         |                         | rupt is priority 7 (h                     | -              | tv interrupt)    |                 |                  |       |
|                         | •                       |                                           |                | .,               |                 |                  |       |
|                         | •                       |                                           |                |                  |                 |                  |       |
|                         | •<br>001 <b>– Intor</b> | rupt is priority 1                        |                |                  |                 |                  |       |
|                         |                         |                                           |                |                  |                 |                  |       |

| U-0                       | U-0                                                                                                                                          | U-0                                                                                                                                                                                                            | U-0                                                        | U-0                                                | R/W-1           | R/W-0           | R/W-0 |  |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------|-----------------|-----------------|-------|--|
|                           |                                                                                                                                              |                                                                                                                                                                                                                |                                                            |                                                    |                 | DMA1IP<2:0>     |       |  |
| bit 15                    |                                                                                                                                              |                                                                                                                                                                                                                |                                                            |                                                    |                 |                 | bit 8 |  |
|                           |                                                                                                                                              |                                                                                                                                                                                                                |                                                            |                                                    |                 |                 |       |  |
| U-0                       | R/W-1                                                                                                                                        | R/W-0                                                                                                                                                                                                          | R/W-0                                                      | U-0                                                | R/W-1           | R/W-0           | R/W-0 |  |
| —                         |                                                                                                                                              | ADIP<2:0>                                                                                                                                                                                                      |                                                            |                                                    |                 | U1TXIP<2:0>     |       |  |
| bit 7                     |                                                                                                                                              |                                                                                                                                                                                                                |                                                            |                                                    |                 |                 | bit ( |  |
| Legend:                   |                                                                                                                                              |                                                                                                                                                                                                                |                                                            |                                                    |                 |                 |       |  |
| R = Readab                | ole bit                                                                                                                                      | W = Writable I                                                                                                                                                                                                 | oit                                                        | U = Unimpler                                       | mented bit, rea | d as '0'        |       |  |
| -n = Value a              | a = Value at POR '1' = Bit is set                                                                                                            |                                                                                                                                                                                                                |                                                            | '0' = Bit is cle                                   |                 | x = Bit is unkn | own   |  |
|                           |                                                                                                                                              |                                                                                                                                                                                                                |                                                            |                                                    |                 |                 |       |  |
| bit 15-11                 | Unimplemer                                                                                                                                   | nted: Read as 'o                                                                                                                                                                                               | )'                                                         |                                                    |                 |                 |       |  |
| bit 10-8                  | DMA1IP<2:0>: DMA Channel 1 Data Transfer Complete Interrupt Priority bits                                                                    |                                                                                                                                                                                                                |                                                            |                                                    |                 |                 |       |  |
|                           |                                                                                                                                              |                                                                                                                                                                                                                |                                                            |                                                    |                 |                 |       |  |
|                           |                                                                                                                                              | pt is priority 7 (h                                                                                                                                                                                            |                                                            |                                                    |                 | ,               |       |  |
|                           |                                                                                                                                              |                                                                                                                                                                                                                |                                                            |                                                    |                 | 5               |       |  |
|                           |                                                                                                                                              |                                                                                                                                                                                                                |                                                            |                                                    |                 | ,               |       |  |
|                           | 111 = Interru<br>•<br>•                                                                                                                      | ıpt is priority 7 (ł                                                                                                                                                                                           |                                                            |                                                    |                 |                 |       |  |
|                           | 111 = Interru<br>•<br>•<br>001 = Interru                                                                                                     |                                                                                                                                                                                                                | nighest priorit                                            |                                                    |                 |                 |       |  |
|                           | 111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru                                                                                    | ipt is priority 7 (h<br>ipt is priority 1<br>ipt source is disa                                                                                                                                                | nighest priorit<br>abled                                   |                                                    |                 |                 |       |  |
| bit 7                     | 111 = Interru<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•                                      | upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0                                                                                                                            | nighest priorit<br>abled<br>)'                             | y interrupt)                                       |                 |                 |       |  |
| bit 7                     | 111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>ADIP<2:0>:                                                        | upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>ADC1 Conversio                                                                                                          | abled<br>on Complete                                       | y interrupt)<br>Interrupt Priori                   |                 |                 |       |  |
| bit 7                     | 111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>ADIP<2:0>:                                                        | upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0                                                                                                                            | abled<br>on Complete                                       | y interrupt)<br>Interrupt Priori                   |                 |                 |       |  |
| bit 7<br>bit 6-4          | 111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>ADIP<2:0>:                                                        | upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>ADC1 Conversio                                                                                                          | abled<br>on Complete                                       | y interrupt)<br>Interrupt Priori                   |                 |                 |       |  |
| bit 7                     | 111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>ADIP<2:0>: .<br>111 = Interru                                               | upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as 'o<br>ADC1 Conversio<br>upt is priority 7 (h                                                                                  | abled<br>on Complete                                       | y interrupt)<br>Interrupt Priori                   |                 |                 |       |  |
| bit 7                     | 111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>ADIP<2:0>: .<br>111 = Interru<br>001 = Interru                              | upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as 'o<br>ADC1 Conversio<br>upt is priority 7 (h<br>upt is priority 1                                                             | nighest priorit<br>abled<br>on Complete<br>nighest priorit | y interrupt)<br>Interrupt Priori                   |                 |                 |       |  |
| bit 7<br>bit 6-4          | 111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>ADIP<2:0>:<br>111 = Interru<br>001 = Interru<br>000 = Interru               | upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br><b>nted:</b> Read as '0<br>ADC1 Conversio<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa                                | abled<br>o'<br>on Complete<br>nighest priorit              | y interrupt)<br>Interrupt Priori                   |                 |                 |       |  |
| bit 7<br>bit 6-4<br>bit 3 | 111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>ADIP<2:0>:<br>111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen | upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>ADC1 Conversio<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0                   | abled<br>on Complete<br>nighest priorit<br>abled           | y interrupt)<br>Interrupt Priority<br>y interrupt) |                 |                 |       |  |
| bit 7<br>bit 6-4<br>bit 3 | 111 = Interru                                                                                                                                | upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>ADC1 Conversio<br>upt is priority 7 (h<br>upt is priority 7<br>upt source is disa<br>nted: Read as '0<br>>: UART1 Trans | abled<br>on Complete<br>nighest priorit<br>abled           | y interrupt)<br>Interrupt Priority<br>y interrupt) |                 |                 |       |  |
| bit 7<br>bit 6-4<br>bit 3 | 111 = Interru                                                                                                                                | upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>ADC1 Conversio<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0                   | abled<br>on Complete<br>nighest priorit<br>abled           | y interrupt)<br>Interrupt Priority<br>y interrupt) |                 |                 |       |  |
| bit 7<br>bit 6-4<br>bit 3 | 111 = Interru                                                                                                                                | upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>ADC1 Conversio<br>upt is priority 7 (h<br>upt is priority 7<br>upt source is disa<br>nted: Read as '0<br>>: UART1 Trans | abled<br>on Complete<br>nighest priorit<br>abled           | y interrupt)<br>Interrupt Priority<br>y interrupt) |                 |                 |       |  |
| bit 7                     | <pre>111 = Interru</pre>                                                                                                                     | upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>ADC1 Conversio<br>upt is priority 7 (h<br>upt is priority 7<br>upt source is disa<br>nted: Read as '0<br>>: UART1 Trans | abled<br>on Complete<br>nighest priorit<br>abled           | y interrupt)<br>Interrupt Priority<br>y interrupt) |                 |                 |       |  |

| U-0                    | R/W-1       | R/W-0                                     | R/W-0         | U-0                | R/W-1          | R/W-0                 | R/W-0 |
|------------------------|-------------|-------------------------------------------|---------------|--------------------|----------------|-----------------------|-------|
| _                      |             | CNIP<2:0>                                 |               |                    |                | AC1IP<2:0>            |       |
| bit 15                 |             |                                           |               |                    | 1              |                       | bit 8 |
| 11.0                   |             |                                           |               |                    |                | D/M/ O                |       |
| U-0                    | R/W-1       | R/W-0<br>MI2C1IP<2:0>                     | R/W-0         | U-0                | R/W-1          | R/W-0<br>SI2C1IP<2:0> | R/W-0 |
| bit 7                  |             |                                           |               |                    |                | 0.2011 2.0            | bit ( |
| Logondi                |             |                                           |               |                    |                |                       |       |
| Legend:<br>R = Readabl | le bit      | W = Writable b                            | oit           | U = Unimpler       | mented bit, re | ad as '0'             |       |
| -n = Value at          |             | '1' = Bit is set                          |               | '0' = Bit is cle   |                | x = Bit is unkno      | own   |
|                        |             |                                           |               |                    |                |                       | -     |
| bit 15                 | Unimplem    | ented: Read as '0                         | ,             |                    |                |                       |       |
| bit 14-12              | -           | : Change Notifica                         |               | t Priority bits    |                |                       |       |
|                        | 111 = Inter | rupt is priority 7 (h                     | ighest priori | ity interrupt)     |                |                       |       |
|                        | •           |                                           |               |                    |                |                       |       |
|                        | •           |                                           |               |                    |                |                       |       |
|                        |             | rupt is priority 1<br>rupt source is disa | abled         |                    |                |                       |       |
| bit 11                 |             | ented: Read as '0                         |               |                    |                |                       |       |
| bit 10-8               | -           | >: Analog Compa                           |               | rupt Priority bits |                |                       |       |
|                        |             | rupt is priority 7 (h                     |               |                    |                |                       |       |
|                        | •           |                                           |               |                    |                |                       |       |
|                        | •           |                                           |               |                    |                |                       |       |
|                        |             | rupt is priority 1<br>rupt source is disa | abled         |                    |                |                       |       |
| bit 7                  | Unimplem    | ented: Read as '0                         | ,             |                    |                |                       |       |
| bit 6-4                | -           | ::0>: I2C1 Master                         |               | rupt Priority bits | 3              |                       |       |
|                        | 111 = Inter | rupt is priority 7 (h                     | ighest priori | ity interrupt)     |                |                       |       |
|                        | •           |                                           |               |                    |                |                       |       |
|                        | •           |                                           |               |                    |                |                       |       |
|                        |             | rupt is priority 1<br>rupt source is disa | abled         |                    |                |                       |       |
| bit 3                  | Unimplem    | ented: Read as '0                         | ,             |                    |                |                       |       |
| bit 2-0                | SI2C1IP<2   | :0>: I2C1 Slave E                         | vents Interru | upt Priority bits  |                |                       |       |
|                        | 111 = Inter | rupt is priority 7 (h                     | ighest priori | ity interrupt)     |                |                       |       |
|                        | •           |                                           |               |                    |                |                       |       |
|                        | •           |                                           |               |                    |                |                       |       |
|                        |             | rupt is priority 1                        |               |                    |                |                       |       |
|                        | 000 = Inter | rupt source is disa                       | abled         |                    |                |                       |       |

| REGISTER 7-             | U-0 | U-0              | U-0                     | U-0                  | U-0                           | U-0                | U-0   |
|-------------------------|-----|------------------|-------------------------|----------------------|-------------------------------|--------------------|-------|
| 0-0                     | 0-0 | 0-0              | 0-0                     | 0-0                  | 0-0                           | 0-0                | 0-0   |
| —                       |     | —                | _                       | _                    |                               | _                  |       |
| bit 15                  |     |                  |                         |                      |                               |                    | bit 8 |
|                         |     |                  |                         |                      |                               |                    |       |
| U-0                     | U-0 | U-0              | U-0                     | U-0                  | R/W-1                         | R/W-0              | R/W-0 |
| _                       | _   | —                | —                       |                      |                               | INT1IP<2:0>        |       |
| bit 7                   |     |                  |                         |                      |                               |                    | bit C |
| Legend:                 |     |                  |                         |                      |                               |                    |       |
| R = Readable bit W = Wr |     | W = Writable     | = Writable bit U = Unim |                      | nimplemented bit, read as '0' |                    |       |
| -n = Value at POR       |     | '1' = Bit is set |                         | '0' = Bit is cleared |                               | x = Bit is unknown |       |

| bit 15-3 | Unimplemented: Read as '0'                                 |
|----------|------------------------------------------------------------|
| bit 2-0  | INT1IP<2:0>: External Interrupt 1 Priority bits            |
|          | 111 = Interrupt is priority 7 (highest priority interrupt) |
|          | •                                                          |

001 = Interrupt is priority 1 000 = Interrupt source is disabled

| U-0                                   | R/W-1                                                                                                                                                                                                         | R/W-0                                                                                                                                                                                                                                                                            | R/W-0                                                                                                | U-0                                                 | R/W-1                   | R/W-0       | R/W-0  |  |  |  |  |  |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------|-------------|--------|--|--|--|--|--|
| _                                     |                                                                                                                                                                                                               | T4IP<2:0>                                                                                                                                                                                                                                                                        |                                                                                                      | —                                                   |                         | OC4IP<2:0>  |        |  |  |  |  |  |
| bit 15                                |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                  |                                                                                                      |                                                     |                         |             | bit    |  |  |  |  |  |
| U-0                                   | R/W-1                                                                                                                                                                                                         | R/W-0                                                                                                                                                                                                                                                                            | R/W-0                                                                                                | U-0                                                 | R/W-1                   | R/W-0       | R/W-0  |  |  |  |  |  |
|                                       |                                                                                                                                                                                                               | OC3IP<2:0>                                                                                                                                                                                                                                                                       | 10000                                                                                                |                                                     |                         | DMA2IP<2:0> | 1011 0 |  |  |  |  |  |
| bit 7                                 |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                  |                                                                                                      |                                                     |                         |             | bit    |  |  |  |  |  |
| Legend:                               |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                  |                                                                                                      |                                                     |                         |             |        |  |  |  |  |  |
| R = Readab                            | le bit                                                                                                                                                                                                        | W = Writable b                                                                                                                                                                                                                                                                   | oit                                                                                                  | U = Unimpler                                        | mented bit, rea         | d as '0'    |        |  |  |  |  |  |
| -n = Value a                          | t POR                                                                                                                                                                                                         | '1' = Bit is set                                                                                                                                                                                                                                                                 |                                                                                                      | '0' = Bit is cle                                    | ared x = Bit is unknown |             |        |  |  |  |  |  |
| bit 15                                | Unimpleme                                                                                                                                                                                                     | nted: Read as '0                                                                                                                                                                                                                                                                 | ),                                                                                                   |                                                     |                         |             |        |  |  |  |  |  |
| bit 14-12                             | -                                                                                                                                                                                                             | Timer4 Interrupt                                                                                                                                                                                                                                                                 |                                                                                                      |                                                     |                         |             |        |  |  |  |  |  |
|                                       | 111 = Interrupt is priority 7 (highest priority interrupt)                                                                                                                                                    |                                                                                                                                                                                                                                                                                  |                                                                                                      |                                                     |                         |             |        |  |  |  |  |  |
|                                       | •                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                  |                                                                                                      |                                                     |                         |             |        |  |  |  |  |  |
|                                       | •                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                  |                                                                                                      |                                                     |                         |             |        |  |  |  |  |  |
|                                       |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                  |                                                                                                      |                                                     |                         |             |        |  |  |  |  |  |
|                                       | 001 = Interr                                                                                                                                                                                                  | upt is priority 1                                                                                                                                                                                                                                                                |                                                                                                      |                                                     |                         |             |        |  |  |  |  |  |
|                                       | 001 = Interr<br>000 = Interr                                                                                                                                                                                  | upt is priority 1<br>upt source is disa                                                                                                                                                                                                                                          | abled                                                                                                |                                                     |                         |             |        |  |  |  |  |  |
| bit 11                                | 000 <b>= Interr</b>                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                  |                                                                                                      |                                                     |                         |             |        |  |  |  |  |  |
| bit 11<br>bit 10-8                    | 000 = Intern<br>Unimpleme                                                                                                                                                                                     | upt source is disa                                                                                                                                                                                                                                                               | )'                                                                                                   | 4 Interrupt Prior                                   | ity bits                |             |        |  |  |  |  |  |
|                                       | 000 = Interr<br>Unimpleme<br>OC4IP<2:0>                                                                                                                                                                       | upt source is disa<br>nted: Read as '0                                                                                                                                                                                                                                           | '<br>re Channel ₄                                                                                    | -                                                   | ity bits                |             |        |  |  |  |  |  |
|                                       | 000 = Interr<br>Unimpleme<br>OC4IP<2:0>                                                                                                                                                                       | upt source is disa<br>nted: Read as '0<br>•: Output Compa                                                                                                                                                                                                                        | '<br>re Channel ₄                                                                                    | -                                                   | ity bits                |             |        |  |  |  |  |  |
|                                       | 000 = Interr<br>Unimpleme<br>OC4IP<2:0>                                                                                                                                                                       | upt source is disa<br>nted: Read as '0<br>•: Output Compa                                                                                                                                                                                                                        | '<br>re Channel ₄                                                                                    | -                                                   | ity bits                |             |        |  |  |  |  |  |
|                                       | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern<br>•<br>•                                                                                                                                             | upt source is disa<br>nted: Read as '0<br>•: Output Compa                                                                                                                                                                                                                        | '<br>re Channel ₄                                                                                    | -                                                   | ity bits                |             |        |  |  |  |  |  |
|                                       | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern                                                                                                                                                       | upt source is disa<br>nted: Read as '0<br>•: Output Compa<br>upt is priority 7 (h                                                                                                                                                                                                | ,'<br>re Channel 4<br>nighest priori                                                                 | -                                                   | ity bits                |             |        |  |  |  |  |  |
|                                       | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern                                                                                                                                                       | upt source is disa<br><b>nted:</b> Read as '0<br>•: Output Compar<br>upt is priority 7 (h<br>upt is priority 1                                                                                                                                                                   | ,'<br>re Channel 4<br>nighest priori<br>abled                                                        | -                                                   | ity bits                |             |        |  |  |  |  |  |
| bit 10-8                              | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern<br>•<br>•<br>•<br>001 = Intern<br>000 = Intern<br>Unimpleme                                                                                           | upt source is disa<br><b>nted:</b> Read as '0<br>•: Output Compar<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa                                                                                                                                             | ,'<br>re Channel ∠<br>nighest priori<br>abled                                                        | ty interrupt)                                       |                         |             |        |  |  |  |  |  |
| bit 10-8<br>bit 7                     | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern                                                                                                                                                       | upt source is disa<br>nted: Read as '0<br>•: Output Compar<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0                                                                                                                                | ,'<br>re Channel 4<br>nighest priori<br>abled<br>,'<br>re Channel 3                                  | ty interrupt)<br>3 Interrupt Prior                  |                         |             |        |  |  |  |  |  |
| bit 10-8<br>bit 7                     | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern                                                                                                                                                       | upt source is disa<br>nted: Read as '0<br>.: Output Compar<br>upt is priority 7 (h<br>upt source is disa<br>nted: Read as '0<br>.: Output Compar                                                                                                                                 | ,'<br>re Channel 4<br>nighest priori<br>abled<br>,'<br>re Channel 3                                  | ty interrupt)<br>3 Interrupt Prior                  |                         |             |        |  |  |  |  |  |
| bit 10-8<br>bit 7                     | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern                                                                                                                                                       | upt source is disa<br>nted: Read as '0<br>.: Output Compar<br>upt is priority 7 (h<br>upt source is disa<br>nted: Read as '0<br>.: Output Compar                                                                                                                                 | ,'<br>re Channel 4<br>nighest priori<br>abled<br>,'<br>re Channel 3                                  | ty interrupt)<br>3 Interrupt Prior                  |                         |             |        |  |  |  |  |  |
| bit 10-8<br>bit 7                     | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern                                                                                                                                                       | upt source is disa<br>nted: Read as '0<br>.: Output Compar<br>upt is priority 7 (h<br>upt source is disa<br>nted: Read as '0<br>.: Output Compar                                                                                                                                 | ,'<br>re Channel 4<br>nighest priori<br>abled<br>,'<br>re Channel 3                                  | ty interrupt)<br>3 Interrupt Prior                  |                         |             |        |  |  |  |  |  |
| bit 10-8<br>bit 7                     | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern                                                                                                                                                       | upt source is disa<br>nted: Read as '0<br>.: Output Compar<br>upt is priority 7 (h<br>upt source is disa<br>nted: Read as '0<br>.: Output Compar<br>upt is priority 7 (h                                                                                                         | ,'<br>nighest priori<br>abled<br>,'<br>re Channel 3<br>nighest priori                                | ty interrupt)<br>3 Interrupt Prior                  |                         |             |        |  |  |  |  |  |
| bit 10-8<br>bit 7<br>bit 6-4          | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern                                                                                                                                                       | upt source is disa<br>nted: Read as '0<br>•: Output Compar-<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>•: Output Compar-<br>upt is priority 7 (h<br>upt is priority 1                                                             | ,'<br>re Channel 4<br>highest priori<br>abled<br>re Channel 3<br>highest priori                      | ty interrupt)<br>3 Interrupt Prior                  |                         |             |        |  |  |  |  |  |
| bit 10-8<br>bit 7                     | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern                                                                                                                                                       | upt source is disa<br>nted: Read as '0<br>•: Output Compar-<br>upt is priority 7 (h<br>upt source is disa<br>nted: Read as '0<br>•: Output Compar-<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa                                                            | ,'<br>re Channel 4<br>nighest priori<br>abled<br>,'<br>re Channel 3<br>nighest priori                | ty interrupt)<br>3 Interrupt Prior<br>ty interrupt) | ity bits                | ity bits    |        |  |  |  |  |  |
| bit 10-8<br>bit 7<br>bit 6-4<br>bit 3 | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern<br>001 = Intern<br>000 = Intern<br>Unimpleme<br>OC3IP<2:0><br>111 = Intern<br>001 = Intern<br>001 = Intern<br>Unimpleme<br>DMA2IP<2:0                 | upt source is disa<br>nted: Read as '0<br>.: Output Compar-<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>.: Output Compar-<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0                   | ,'<br>re Channel 4<br>highest priori<br>abled<br>,'<br>re Channel 3<br>highest priori<br>abled<br>,' | ty interrupt)<br>3 Interrupt Prior<br>ty interrupt) | ity bits                | ity bits    |        |  |  |  |  |  |
| bit 10-8<br>bit 7<br>bit 6-4<br>bit 3 | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern<br>001 = Intern<br>000 = Intern<br>Unimpleme<br>OC3IP<2:0><br>111 = Intern<br>001 = Intern<br>001 = Intern<br>Unimpleme<br>DMA2IP<2:0                 | upt source is disa<br>nted: Read as '0<br>•: Output Compar-<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>•: Output Compar-<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>0-: DMA Channe | ,'<br>re Channel 4<br>highest priori<br>abled<br>,'<br>re Channel 3<br>highest priori<br>abled<br>,' | ty interrupt)<br>3 Interrupt Prior<br>ty interrupt) | ity bits                | ity bits    |        |  |  |  |  |  |
| bit 10-8<br>bit 7<br>bit 6-4<br>bit 3 | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern<br>001 = Intern<br>000 = Intern<br>Unimpleme<br>OC3IP<2:0><br>111 = Intern<br>001 = Intern<br>001 = Intern<br>Unimpleme<br>DMA2IP<2:0                 | upt source is disa<br>nted: Read as '0<br>•: Output Compar-<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>•: Output Compar-<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>0-: DMA Channe | ,'<br>re Channel 4<br>highest priori<br>abled<br>,'<br>re Channel 3<br>highest priori<br>abled<br>,' | ty interrupt)<br>3 Interrupt Prior<br>ty interrupt) | ity bits                | ity bits    |        |  |  |  |  |  |
| bit 10-8<br>bit 7<br>bit 6-4<br>bit 3 | 000 = Intern<br>Unimpleme<br>OC4IP<2:0><br>111 = Intern<br>001 = Intern<br>000 = Intern<br>Unimpleme<br>OC3IP<2:0><br>111 = Intern<br>001 = Intern<br>000 = Intern<br>Unimpleme<br>DMA2IP<2:0<br>111 = Intern | upt source is disa<br>nted: Read as '0<br>•: Output Compar-<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>•: Output Compar-<br>upt is priority 7 (h<br>upt is priority 1<br>upt source is disa<br>nted: Read as '0<br>0-: DMA Channe | ,'<br>re Channel 4<br>highest priori<br>abled<br>,'<br>re Channel 3<br>highest priori<br>abled<br>,' | ty interrupt)<br>3 Interrupt Prior<br>ty interrupt) | ity bits                | ity bits    |        |  |  |  |  |  |

#### REGISTER 7-27: IPC6: INTERRUPT PRIORITY CONTROL REGISTER 6

| U-0          | R/W-1                                                      | R/W-0                | R/W-0           | U-0              | R/W-1           | R/W-0           | R/W-0 |  |  |  |  |  |
|--------------|------------------------------------------------------------|----------------------|-----------------|------------------|-----------------|-----------------|-------|--|--|--|--|--|
|              |                                                            | U2TXIP<2:0>          |                 | —                |                 | U2RXIP<2:0>     |       |  |  |  |  |  |
| bit 15       |                                                            |                      |                 |                  |                 |                 | bit 8 |  |  |  |  |  |
|              |                                                            |                      |                 |                  |                 |                 |       |  |  |  |  |  |
| U-0          | R/W-1                                                      | R/W-0                | R/W-0           | U-0              | R/W-1           | R/W-0           | R/W-0 |  |  |  |  |  |
| —            |                                                            | INT2IP<2:0>          |                 | _                |                 | T5IP<2:0>       |       |  |  |  |  |  |
| bit 7        |                                                            |                      |                 |                  |                 |                 | bit ( |  |  |  |  |  |
| Legend:      |                                                            |                      |                 |                  |                 |                 |       |  |  |  |  |  |
| R = Readab   | le bit                                                     | W = Writable         | bit             | U = Unimpler     | mented bit, rea | d as '0'        |       |  |  |  |  |  |
| -n = Value a | t POR                                                      | '1' = Bit is set     |                 | '0' = Bit is cle | ared            | x = Bit is unkr | iown  |  |  |  |  |  |
| bit 15       | Unimpleme                                                  | ented: Read as '     | )'              |                  |                 |                 |       |  |  |  |  |  |
| bit 14-12    | -                                                          | 0>: UART2 Trans      |                 | pt Priority bits |                 |                 |       |  |  |  |  |  |
|              |                                                            | upt is priority 7 (I |                 |                  |                 |                 |       |  |  |  |  |  |
|              | •                                                          |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              | •                                                          |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              | 001 = Interr                                               | upt is priority 1    |                 |                  |                 |                 |       |  |  |  |  |  |
|              | 000 = Interr                                               | upt source is dis    | abled           |                  |                 |                 |       |  |  |  |  |  |
| bit 11       | Unimpleme                                                  | ented: Read as '     | כי              |                  |                 |                 |       |  |  |  |  |  |
| bit 10-8     | U2RXIP<2:0>: UART2 Receiver Interrupt Priority bits        |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              | 111 = Interrupt is priority 7 (highest priority interrupt) |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              | •                                                          |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              | •                                                          |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              | 001 = Interrupt is priority 1                              |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              |                                                            | upt source is dis    |                 |                  |                 |                 |       |  |  |  |  |  |
| bit 7        |                                                            | ented: Read as '     |                 |                  |                 |                 |       |  |  |  |  |  |
| bit 6-4      | INT2IP<2:0>: External Interrupt 2 Priority bits            |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              | 111 = Interrupt is priority 7 (highest priority interrupt) |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              | •                                                          |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              | •                                                          |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              | 001 = Interrupt is priority 1                              |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              |                                                            | upt source is dis    |                 |                  |                 |                 |       |  |  |  |  |  |
| bit 3        | -                                                          | ented: Read as '     |                 |                  |                 |                 |       |  |  |  |  |  |
| bit 2-0      |                                                            | Timer5 Interrupt     | -               |                  |                 |                 |       |  |  |  |  |  |
|              | 111 = Interr                                               | upt is priority 7 (I | highest priorit | ty interrupt)    |                 |                 |       |  |  |  |  |  |
|              | •                                                          |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              | •                                                          |                      |                 |                  |                 |                 |       |  |  |  |  |  |
|              |                                                            | upt is priority 1    |                 |                  |                 |                 |       |  |  |  |  |  |
|              |                                                            | upt source is dis    |                 |                  |                 |                 |       |  |  |  |  |  |

| REGISTER      | 7-29. IFC0                                                                   | : INTERRUPT P                                                       |               |                  |                |                            |       |  |  |  |  |  |
|---------------|------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------|------------------|----------------|----------------------------|-------|--|--|--|--|--|
| U-0           | R/W-1                                                                        | R/W-0                                                               | R/W-0         | U-0              | R/W-1          | R/W-0                      | R/W-0 |  |  |  |  |  |
|               |                                                                              | C1IP<2:0> <sup>(1)</sup>                                            |               |                  |                | C1RXIP<2:0> <sup>(1)</sup> |       |  |  |  |  |  |
| bit 15        |                                                                              |                                                                     |               |                  |                |                            | bit   |  |  |  |  |  |
| U-0           | R/W-1                                                                        | R/W-0                                                               | R/W-0         | U-0              | R/W-1          | R/W-0                      | R/W-0 |  |  |  |  |  |
| _             |                                                                              | SPI2IP<2:0>                                                         |               |                  |                | SPI2EIP<2:0>               |       |  |  |  |  |  |
| bit 7         |                                                                              |                                                                     |               |                  | 1              |                            | bit   |  |  |  |  |  |
| Legend:       |                                                                              |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
| R = Readabl   | e bit                                                                        | W = Writable b                                                      | it            | U = Unimplei     | mented bit, re | ad as '0'                  |       |  |  |  |  |  |
| -n = Value at | POR                                                                          | '1' = Bit is set                                                    |               | '0' = Bit is cle | eared          | x = Bit is unkno           | wn    |  |  |  |  |  |
|               |                                                                              |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
| bit 15        | =                                                                            | ented: Read as '0                                                   |               |                  |                |                            |       |  |  |  |  |  |
| bit 14-12     |                                                                              | ECAN1 Event Int                                                     | •             | •                |                |                            |       |  |  |  |  |  |
|               | 111 = Interrupt is priority 7 (highest priority interrupt)                   |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
|               | •                                                                            |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
|               | •                                                                            |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
|               |                                                                              | 001 = Interrupt is priority 1<br>000 = Interrupt source is disabled |               |                  |                |                            |       |  |  |  |  |  |
|               | 000 <b>= Interr</b>                                                          | upt source is disa                                                  | bled          |                  |                |                            |       |  |  |  |  |  |
| bit 11        | Unimpleme                                                                    | ented: Read as '0                                                   | ,             |                  |                |                            |       |  |  |  |  |  |
| bit 10-8      | C1RXIP<2:0>: ECAN1 Receive Data Ready Interrupt Priority bits <sup>(1)</sup> |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
|               | 111 = Interrupt is priority 7 (highest priority interrupt)                   |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
|               |                                                                              |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
|               | •                                                                            |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
|               | 001 = Interrupt is priority 1                                                |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
|               | 000 <b>= Interr</b>                                                          | upt source is disa                                                  | bled          |                  |                |                            |       |  |  |  |  |  |
| bit 7         | Unimpleme                                                                    | ented: Read as '0                                                   | ,             |                  |                |                            |       |  |  |  |  |  |
| bit 6-4       | SPI2IP<2:0                                                                   | >: SPI2 Event Inte                                                  | errupt Priori | ty bits          |                |                            |       |  |  |  |  |  |
|               | 111 = Interr                                                                 | upt is priority 7 (h                                                | ighest priori | ty interrupt)    |                |                            |       |  |  |  |  |  |
|               | •                                                                            |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
|               | •                                                                            |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
|               | •<br>001 = Interrupt is priority 1                                           |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
|               | 000 <b>= Interr</b>                                                          | upt source is disa                                                  | bled          |                  |                |                            |       |  |  |  |  |  |
| bit 3         | Unimpleme                                                                    | ented: Read as '0                                                   | ,             |                  |                |                            |       |  |  |  |  |  |
| hit 0.0       | SPI2EIP<2:                                                                   | 0>: SPI2 Error Int                                                  | errupt Prior  | ity bits         |                |                            |       |  |  |  |  |  |
| DIL 2-0       | 111 — Interr                                                                 |                                                                     |               |                  |                |                            |       |  |  |  |  |  |
| bit 2-0       |                                                                              | upt is priority 7 (h                                                | ighest priori | ty interrupt)    |                |                            |       |  |  |  |  |  |
| Dit 2-0       | •<br>•                                                                       | upt is priority 7 (h                                                | ighest priori | ty interrupt)    |                |                            |       |  |  |  |  |  |
| DIL 2-0       | •<br>•                                                                       | upt is priority 7 (h                                                | ighest priori | ty interrupt)    |                |                            |       |  |  |  |  |  |
| DIL 2-0       | •<br>•<br>•                                                                  | upt is priority 7 (h<br>upt is priority 1                           | ighest priori | ty interrupt)    |                |                            |       |  |  |  |  |  |

#### DECIOTED 7 00. IDOA, INTERDURT REIORITY CONTROL REGISTER



| U-0                                                                | U-0                                                         | U-0                     | U-0            | U-0              | R/W-1             | R/W-0       | R/W-0 |  |  |  |  |
|--------------------------------------------------------------------|-------------------------------------------------------------|-------------------------|----------------|------------------|-------------------|-------------|-------|--|--|--|--|
| —                                                                  |                                                             |                         | —              |                  |                   | IC4IP<2:0>  |       |  |  |  |  |
| bit 15                                                             |                                                             |                         |                |                  | •                 |             | bit   |  |  |  |  |
|                                                                    |                                                             | DAMO                    | D 444 O        |                  |                   | DAMA        | DAMA  |  |  |  |  |
| U-0                                                                | R/W-1                                                       | R/W-0<br>IC3IP<2:0>     | R/W-0          | U-0              | R/W-1             | R/W-0       | R/W-0 |  |  |  |  |
| <br>bit 7                                                          |                                                             | 10312<2:0>              |                |                  |                   | DMA3IP<2:0> | bit   |  |  |  |  |
|                                                                    |                                                             |                         |                |                  |                   |             | DIL   |  |  |  |  |
| Legend:                                                            |                                                             |                         |                |                  |                   |             |       |  |  |  |  |
| R = Readable bitW = Writable bitU = Unimplemented bit, read as '0' |                                                             |                         |                | d as '0'         |                   |             |       |  |  |  |  |
| -n = Value a                                                       | It POR                                                      | '1' = Bit is set        |                | '0' = Bit is cle | -                 |             |       |  |  |  |  |
|                                                                    |                                                             |                         |                |                  |                   |             |       |  |  |  |  |
| bit 15-11                                                          | Unimpleme                                                   | nted: Read as '         | 0'             |                  |                   |             |       |  |  |  |  |
| bit 10-8                                                           | IC4IP<2:0>: Input Capture Channel 4 Interrupt Priority bits |                         |                |                  |                   |             |       |  |  |  |  |
|                                                                    | 111 = Interru                                               | upt is priority 7 (     | highest priori | ty interrupt)    |                   |             |       |  |  |  |  |
|                                                                    | •                                                           |                         |                |                  |                   |             |       |  |  |  |  |
|                                                                    | •                                                           |                         |                |                  |                   |             |       |  |  |  |  |
|                                                                    | 001 = Interrupt is priority 1                               |                         |                |                  |                   |             |       |  |  |  |  |
|                                                                    |                                                             | upt source is dis       | abled          |                  |                   |             |       |  |  |  |  |
| bit 7                                                              | Unimpleme                                                   | nted: Read as '         | 0'             |                  |                   |             |       |  |  |  |  |
| bit 6-4                                                            | IC3IP<2:0>: Input Capture Channel 3 Interrupt Priority bits |                         |                |                  |                   |             |       |  |  |  |  |
|                                                                    | 111 = Interrupt is priority 7 (highest priority interrupt)  |                         |                |                  |                   |             |       |  |  |  |  |
|                                                                    | •                                                           | •                       |                |                  |                   |             |       |  |  |  |  |
|                                                                    | •                                                           |                         |                |                  |                   |             |       |  |  |  |  |
|                                                                    | 001 = Interrupt is priority 1                               |                         |                |                  |                   |             |       |  |  |  |  |
|                                                                    | 000 <b>= Interr</b>                                         | upt source is dis       | abled          |                  |                   |             |       |  |  |  |  |
| bit 3                                                              | Unimpleme                                                   | nted: Read as '         | 0'             |                  |                   |             |       |  |  |  |  |
| bit 2-0                                                            | DMA3IP<2:0                                                  | <b>0&gt;:</b> DMA Chann | el 3 Data Tra  | nsfer Complete   | e Interrupt Prior | ity bits    |       |  |  |  |  |
|                                                                    | 111 = Interru                                               | upt is priority 7 (     | highest priori | ty interrupt)    |                   |             |       |  |  |  |  |
|                                                                    | •                                                           |                         |                |                  |                   |             |       |  |  |  |  |
|                                                                    | •                                                           |                         |                |                  |                   |             |       |  |  |  |  |
|                                                                    |                                                             |                         |                |                  |                   |             |       |  |  |  |  |
|                                                                    | 001 = Interru                                               | upt is priority 1       |                |                  |                   |             |       |  |  |  |  |

#### REGISTER 7-30: IPC9: INTERRUPT PRIORITY CONTROL REGISTER 9

| U-0                               | U-0                                                        | U-0                                                        | U-0          | U-0                      | R/W-1     | R/W-0           | R/W-0              |  |  |  |  |
|-----------------------------------|------------------------------------------------------------|------------------------------------------------------------|--------------|--------------------------|-----------|-----------------|--------------------|--|--|--|--|
| _                                 |                                                            |                                                            |              |                          |           | MI2C2IP<2:0>    |                    |  |  |  |  |
| oit 15                            |                                                            |                                                            |              |                          | •         |                 | bit 8              |  |  |  |  |
|                                   |                                                            |                                                            |              |                          |           |                 |                    |  |  |  |  |
| U-0                               | R/W-1                                                      | R/W-0                                                      | R/W-0        | U-0                      | U-0       | U-0             | U-0                |  |  |  |  |
| _                                 |                                                            | SI2C2IP<2:0>                                               |              | _                        | _         | —               | _                  |  |  |  |  |
| bit 7                             | L                                                          |                                                            |              |                          |           |                 | bit C              |  |  |  |  |
|                                   |                                                            |                                                            |              |                          |           |                 |                    |  |  |  |  |
| Legend:                           |                                                            |                                                            |              |                          |           |                 |                    |  |  |  |  |
| R = Readable bit W = Writable bit |                                                            | bit                                                        | U = Unimplei | mented bit, rea          | ad as '0' |                 |                    |  |  |  |  |
| -n = Value a                      | t POR                                                      | '1' = Bit is set                                           |              | '0' = Bit is cleared x = |           | x = Bit is unkn | x = Bit is unknown |  |  |  |  |
|                                   |                                                            |                                                            |              |                          |           |                 |                    |  |  |  |  |
| bit 15-11                         | Unimpleme                                                  | ented: Read as '                                           | כי           |                          |           |                 |                    |  |  |  |  |
| bit 10-8                          | MI2C2IP<2:0>: I2C2 Master Events Interrupt Priority bits   |                                                            |              |                          |           |                 |                    |  |  |  |  |
|                                   | 111 = Interrupt is priority 7 (highest priority interrupt) |                                                            |              |                          |           |                 |                    |  |  |  |  |
|                                   | •                                                          |                                                            |              |                          |           |                 |                    |  |  |  |  |
|                                   | •                                                          |                                                            |              |                          |           |                 |                    |  |  |  |  |
|                                   | 001 = Interrupt is priority 1                              |                                                            |              |                          |           |                 |                    |  |  |  |  |
|                                   | 000 = Interrupt source is disabled                         |                                                            |              |                          |           |                 |                    |  |  |  |  |
| bit 7                             | Unimpleme                                                  | ented: Read as '                                           | )'           |                          |           |                 |                    |  |  |  |  |
| bit 6-4                           | SI2C2IP<2:0>: I2C2 Slave Events Interrupt Priority bits    |                                                            |              |                          |           |                 |                    |  |  |  |  |
|                                   | 111 = Inter                                                | 111 = Interrupt is priority 7 (highest priority interrupt) |              |                          |           |                 |                    |  |  |  |  |
|                                   | •                                                          | •                                                          |              |                          |           |                 |                    |  |  |  |  |
|                                   | •                                                          |                                                            |              |                          |           |                 |                    |  |  |  |  |
|                                   | 001 = Inter                                                | rupt is priority 1                                         |              |                          |           |                 |                    |  |  |  |  |
|                                   |                                                            | rupt source is dis                                         | abled        |                          |           |                 |                    |  |  |  |  |
| bit 3-0                           | Unimpleme                                                  | ented: Read as '                                           | ) <b>'</b>   |                          |           |                 |                    |  |  |  |  |
|                                   |                                                            |                                                            |              |                          |           |                 |                    |  |  |  |  |

#### REGISTER 7-31: IPC12: INTERRUPT PRIORITY CONTROL REGISTER 12

| U-0               | U-0                                                        | U-0                                                                                       | U-0   | U-0                  | R/W-1           | R/W-0              | R/W-0 |  |  |  |  |  |
|-------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------|----------------------|-----------------|--------------------|-------|--|--|--|--|--|
| —                 | —                                                          | —                                                                                         | —     | —                    |                 | INT4IP<2:0>        |       |  |  |  |  |  |
| bit 15            |                                                            |                                                                                           |       |                      |                 |                    | bit 8 |  |  |  |  |  |
|                   |                                                            |                                                                                           |       |                      |                 |                    |       |  |  |  |  |  |
| U-0               | R/W-1                                                      | R/W-0                                                                                     | R/W-0 | U-0                  | U-0             | U-0                | U-0   |  |  |  |  |  |
| —                 |                                                            | INT3IP<2:0>                                                                               |       | —                    | —               | —                  | —     |  |  |  |  |  |
| bit 7             |                                                            |                                                                                           |       |                      |                 |                    | bit 0 |  |  |  |  |  |
|                   |                                                            |                                                                                           |       |                      |                 |                    |       |  |  |  |  |  |
| Legend:           |                                                            |                                                                                           |       |                      |                 |                    |       |  |  |  |  |  |
| R = Readab        | le bit                                                     | W = Writable b                                                                            | oit   | U = Unimple          | mented bit, rea | id as '0'          |       |  |  |  |  |  |
| -n = Value at POR |                                                            | '1' = Bit is set                                                                          |       | '0' = Bit is cleared |                 | x = Bit is unknown |       |  |  |  |  |  |
|                   |                                                            |                                                                                           |       |                      |                 |                    |       |  |  |  |  |  |
| bit 15-11         | Unimplemer                                                 | nted: Read as 'o                                                                          | )'    |                      |                 |                    |       |  |  |  |  |  |
| bit 10-8          | INT4IP<2:0>: External Interrupt 4 Priority bits            |                                                                                           |       |                      |                 |                    |       |  |  |  |  |  |
|                   | 111 = Interrupt is priority 7 (highest priority interrupt) |                                                                                           |       |                      |                 |                    |       |  |  |  |  |  |
|                   | •                                                          |                                                                                           |       |                      |                 |                    |       |  |  |  |  |  |
|                   | •                                                          |                                                                                           |       |                      |                 |                    |       |  |  |  |  |  |
|                   | •<br>001 = Interrupt is priority 1                         |                                                                                           |       |                      |                 |                    |       |  |  |  |  |  |
|                   | 000 = Interrupt source is disabled                         |                                                                                           |       |                      |                 |                    |       |  |  |  |  |  |
| bit 7             |                                                            | •<br>nted: Read as '0                                                                     |       |                      |                 |                    |       |  |  |  |  |  |
| bit 6-4           | -                                                          | NT3IP<2:0>: External Interrupt 3 Priority bits                                            |       |                      |                 |                    |       |  |  |  |  |  |
|                   |                                                            |                                                                                           |       |                      |                 |                    |       |  |  |  |  |  |
|                   | •                                                          | <ul> <li>111 = Interrupt is priority 7 (highest priority interrupt)</li> <li>•</li> </ul> |       |                      |                 |                    |       |  |  |  |  |  |
|                   | •                                                          | •                                                                                         |       |                      |                 |                    |       |  |  |  |  |  |
|                   | •                                                          |                                                                                           |       |                      |                 |                    |       |  |  |  |  |  |
|                   |                                                            | pt is priority 1<br>pt source is disa                                                     | abled |                      |                 |                    |       |  |  |  |  |  |
| bit 3-0           |                                                            | nted: Read as '0                                                                          |       |                      |                 |                    |       |  |  |  |  |  |
| DIL 3-0           | ommplemen                                                  | neu. Redu dS                                                                              | J     |                      |                 |                    |       |  |  |  |  |  |

#### REGISTER 7-32: IPC13: INTERRUPT PRIORITY CONTROL REGISTER 13

| REGISTER          | (1-33: IPC)                                                  | 14: INTERRUP                                               |       |                                      | REGISTER 1      | 4           |       |  |  |  |  |
|-------------------|--------------------------------------------------------------|------------------------------------------------------------|-------|--------------------------------------|-----------------|-------------|-------|--|--|--|--|
| U-0               | U-0                                                          | U-0                                                        | U-0   | U-0                                  | R/W-1           | R/W-0       | R/W-0 |  |  |  |  |
| _                 | _                                                            | —                                                          | _     | _                                    |                 | QEI1IP<2:0> |       |  |  |  |  |
| bit 15            |                                                              |                                                            |       |                                      |                 |             | bit   |  |  |  |  |
|                   |                                                              |                                                            |       |                                      |                 |             |       |  |  |  |  |
| U-0               | R/W-1                                                        | R/W-0                                                      | R/W-0 | U-0                                  | U-0             | U-0         | U-0   |  |  |  |  |
| —                 |                                                              | PSEMIP<2:0>                                                |       | _                                    | —               | —           | —     |  |  |  |  |
| bit 7             |                                                              |                                                            |       |                                      |                 |             | bit   |  |  |  |  |
|                   |                                                              |                                                            |       |                                      |                 |             |       |  |  |  |  |
| Legend:           |                                                              |                                                            |       |                                      |                 |             |       |  |  |  |  |
| R = Readable bit  |                                                              | W = Writable                                               | bit   | U = Unimple                          | mented bit, rea | ad as '0'   |       |  |  |  |  |
| -n = Value at POR |                                                              | '1' = Bit is set                                           |       | '0' = Bit is cleared x = Bit is unkr |                 |             | own   |  |  |  |  |
|                   |                                                              |                                                            |       |                                      |                 |             |       |  |  |  |  |
| bit 15-11         | Unimplem                                                     | ented: Read as '                                           | 0'    |                                      |                 |             |       |  |  |  |  |
| bit 10-8          | QEI1IP<2:0>: QEI1 Interrupt Priority bits                    |                                                            |       |                                      |                 |             |       |  |  |  |  |
|                   | 111 = Interrupt is priority 7 (highest priority interrupt)   |                                                            |       |                                      |                 |             |       |  |  |  |  |
|                   | •                                                            |                                                            |       |                                      |                 |             |       |  |  |  |  |
|                   | •                                                            |                                                            |       |                                      |                 |             |       |  |  |  |  |
|                   | 001 = Interrupt is priority 1                                |                                                            |       |                                      |                 |             |       |  |  |  |  |
|                   | 000 = Interrupt source is disabled                           |                                                            |       |                                      |                 |             |       |  |  |  |  |
| bit 7             | Unimplem                                                     | ented: Read as '                                           | 0'    |                                      |                 |             |       |  |  |  |  |
| bit 6-4           | PSEMIP<2:0>: PWM Special Event Match Interrupt Priority bits |                                                            |       |                                      |                 |             |       |  |  |  |  |
|                   | 111 = Inte                                                   | 111 = Interrupt is priority 7 (highest priority interrupt) |       |                                      |                 |             |       |  |  |  |  |
|                   | •                                                            |                                                            |       |                                      |                 |             |       |  |  |  |  |
|                   | •                                                            |                                                            |       |                                      |                 |             |       |  |  |  |  |
|                   | 001 = Inte                                                   | rrupt is priority 1                                        |       |                                      |                 |             |       |  |  |  |  |
|                   |                                                              | rrupt source is dis                                        | abled |                                      |                 |             |       |  |  |  |  |
| bit 3-0           | Unimplem                                                     | ented: Read as '                                           | 0'    |                                      |                 |             |       |  |  |  |  |
|                   |                                                              |                                                            |       |                                      |                 |             |       |  |  |  |  |

#### REGISTER 7-33: IPC14: INTERRUPT PRIORITY CONTROL REGISTER 14

|                                   | 7-34: IPC1                                                 | ••••••                                 |       |                  | REGISTER 1      | •               |       |  |  |  |
|-----------------------------------|------------------------------------------------------------|----------------------------------------|-------|------------------|-----------------|-----------------|-------|--|--|--|
| U-0                               | U-0                                                        | U-0                                    | U-0   | U-0              | R/W-1           | R/W-0           | R/W-0 |  |  |  |
| _                                 | _                                                          | _                                      | _     | _                |                 | U2EIP<2:0>      |       |  |  |  |
| bit 15                            |                                                            | ·                                      |       | •                |                 |                 | bit   |  |  |  |
|                                   |                                                            |                                        |       |                  |                 |                 |       |  |  |  |
| U-0                               | R/W-1                                                      | R/W-0                                  | R/W-0 | U-0              | U-0             | U-0             | U-0   |  |  |  |
| —                                 |                                                            | U1EIP<2:0>                             |       | _                | —               | —               |       |  |  |  |
| bit 7                             |                                                            |                                        |       |                  |                 |                 | bit   |  |  |  |
|                                   |                                                            |                                        |       |                  |                 |                 |       |  |  |  |
| Legend:                           |                                                            |                                        |       |                  |                 |                 |       |  |  |  |
| R = Readable bit W = Writable bit |                                                            |                                        |       | U = Unimpler     | mented bit, rea | ad as '0'       |       |  |  |  |
| -n = Value at                     | POR                                                        | '1' = Bit is set                       |       | '0' = Bit is cle | ared            | x = Bit is unkn | own   |  |  |  |
|                                   |                                                            |                                        |       |                  |                 |                 |       |  |  |  |
| bit 15-11                         | Unimpleme                                                  | ented: Read as '                       | 0'    |                  |                 |                 |       |  |  |  |
| bit 10-8                          | U2EIP<2:0>: UART2 Error Interrupt Priority bits            |                                        |       |                  |                 |                 |       |  |  |  |
|                                   | 111 = Interrupt is priority 7 (highest priority interrupt) |                                        |       |                  |                 |                 |       |  |  |  |
|                                   | •                                                          |                                        |       |                  |                 |                 |       |  |  |  |
|                                   | •                                                          |                                        |       |                  |                 |                 |       |  |  |  |
|                                   | 001 = Interrupt is priority 1                              |                                        |       |                  |                 |                 |       |  |  |  |
|                                   | 000 <b>= Interr</b>                                        | upt source is dis                      | abled |                  |                 |                 |       |  |  |  |
| bit 7                             | Unimpleme                                                  | ented: Read as '                       | 0'    |                  |                 |                 |       |  |  |  |
| bit 6-4                           | U1EIP<2:0>: UART1 Error Interrupt Priority bits            |                                        |       |                  |                 |                 |       |  |  |  |
|                                   | 111 = Interrupt is priority 7 (highest priority interrupt) |                                        |       |                  |                 |                 |       |  |  |  |
|                                   | •                                                          |                                        |       |                  |                 |                 |       |  |  |  |
|                                   | •                                                          |                                        |       |                  |                 |                 |       |  |  |  |
|                                   |                                                            |                                        |       |                  |                 |                 |       |  |  |  |
|                                   | 001 = Interr                                               | upt is priority 1                      |       |                  |                 |                 |       |  |  |  |
|                                   |                                                            | upt is priority 1<br>upt source is dis | abled |                  |                 |                 |       |  |  |  |

#### REGISTER 7-34: IPC16: INTERRUPT PRIORITY CONTROL REGISTER 16

| U-0           | U-0           | U-0                 | U-0            | U-0                  | R/W-1                        | R/W-0                      | R/W-0 |
|---------------|---------------|---------------------|----------------|----------------------|------------------------------|----------------------------|-------|
|               | _             |                     | _              | _                    | (                            | C1TXIP<2:0> <sup>(1)</sup> |       |
| bit 15        | ÷             |                     |                |                      |                              |                            | bit 8 |
|               |               |                     |                |                      |                              |                            |       |
| U-0           | U-0           | U-0                 | U-0            | U-0                  | U-0                          | U-0                        | U-0   |
| _             | —             | —                   | _              | _                    | _                            | —                          | _     |
| bit 7         | ÷             |                     |                |                      |                              |                            | bit 0 |
|               |               |                     |                |                      |                              |                            |       |
| Legend:       |               |                     |                |                      |                              |                            |       |
| R = Readabl   | le bit        | W = Writable b      | oit            | U = Unimpler         | nented bit, read             | d as '0'                   |       |
| -n = Value at | t POR         | '1' = Bit is set    |                | '0' = Bit is cleared |                              | x = Bit is unknown         |       |
|               |               |                     |                |                      |                              |                            |       |
| bit 15-11     | Unimplemen    | ted: Read as 'o     | )'             |                      |                              |                            |       |
| bit 10-8      | C1TXIP<2:0>   | ECAN1 Trans         | mit Data Re    | quest Interrupt      | Priority bits <sup>(1)</sup> |                            |       |
|               | 111 = Interru | ot is priority 7 (h | nighest priori | ty interrupt)        |                              |                            |       |
|               | •             |                     |                |                      |                              |                            |       |
|               | •             |                     |                |                      |                              |                            |       |
|               | •             |                     |                |                      |                              |                            |       |
|               | 001 = Interru |                     |                |                      |                              |                            |       |
|               | 000 = Interru | ot source is disa   | abled          |                      |                              |                            |       |
| bit 7-0       | Unimplemen    | ted: Read as '0     | )'             |                      |                              |                            |       |
|               |               |                     |                |                      |                              |                            |       |

#### REGISTER 7-35: IPC17: INTERRUPT PRIORITY CONTROL REGISTER 17

**Note 1:** Interrupts disabled on devices without ECAN<sup>™</sup> modules.

| U-0                               | R/W-1                                                                   | R/W-0                                  | R/W-0 | U-0               | U-0            | U-0             | U-0 |  |  |  |  |  |
|-----------------------------------|-------------------------------------------------------------------------|----------------------------------------|-------|-------------------|----------------|-----------------|-----|--|--|--|--|--|
| _                                 |                                                                         | QEI2IP<2:0>                            |       | _                 | _              | _               |     |  |  |  |  |  |
| bit 15                            |                                                                         |                                        |       |                   |                |                 | bit |  |  |  |  |  |
|                                   |                                                                         |                                        |       |                   |                |                 |     |  |  |  |  |  |
| U-0                               | R/W-1                                                                   | R/W-0                                  | R/W-0 | U-0               | U-0            | U-0             | U-0 |  |  |  |  |  |
| —                                 |                                                                         | PSESMIP<2:0>                           | •     | —                 | —              | —               |     |  |  |  |  |  |
| bit 7                             |                                                                         |                                        |       |                   |                |                 | bit |  |  |  |  |  |
|                                   |                                                                         |                                        |       |                   |                |                 |     |  |  |  |  |  |
| Legend:                           |                                                                         |                                        |       |                   |                |                 |     |  |  |  |  |  |
| R = Readable bit W = Writable bit |                                                                         |                                        | bit   | U = Unimplem      | ented bit, rea | ad as '0'       |     |  |  |  |  |  |
| -n = Value a                      | -n = Value at POR '1' = Bit is set                                      |                                        |       | '0' = Bit is clea | red            | x = Bit is unkn | own |  |  |  |  |  |
|                                   |                                                                         |                                        |       |                   |                |                 |     |  |  |  |  |  |
| bit 15                            | Unimpleme                                                               | nted: Read as '                        | )'    |                   |                |                 |     |  |  |  |  |  |
| bit 14-12                         | QEI2IP<2:0>: QEI2 Interrupt Priority bits                               |                                        |       |                   |                |                 |     |  |  |  |  |  |
|                                   | 111 = Interrupt is priority 7 (highest priority interrupt)              |                                        |       |                   |                |                 |     |  |  |  |  |  |
|                                   | •                                                                       |                                        |       |                   |                |                 |     |  |  |  |  |  |
|                                   | •                                                                       |                                        |       |                   |                |                 |     |  |  |  |  |  |
|                                   | 001 = Interrupt is priority 1                                           |                                        |       |                   |                |                 |     |  |  |  |  |  |
|                                   | 000 = Interrupt source is disabled                                      |                                        |       |                   |                |                 |     |  |  |  |  |  |
| bit 11-7                          | Unimpleme                                                               | nted: Read as '                        | )'    |                   |                |                 |     |  |  |  |  |  |
| bit 6-4                           | PSESMIP<2:0>: PWM Special Event Secondary Match Interrupt Priority bits |                                        |       |                   |                |                 |     |  |  |  |  |  |
|                                   | 111 = Interrupt is priority 7 (highest priority interrupt)              |                                        |       |                   |                |                 |     |  |  |  |  |  |
|                                   | •                                                                       |                                        |       |                   |                |                 |     |  |  |  |  |  |
|                                   |                                                                         |                                        |       |                   |                |                 |     |  |  |  |  |  |
|                                   | •                                                                       |                                        |       |                   |                |                 |     |  |  |  |  |  |
|                                   | •<br>•<br>001 = Interru                                                 | ıpt is priority 1                      |       |                   |                |                 |     |  |  |  |  |  |
|                                   |                                                                         | upt is priority 1<br>upt source is dis | abled |                   |                |                 |     |  |  |  |  |  |

#### REGISTER 7-36: IPC18: INTERRUPT PRIORITY CONTROL REGISTER 18

| REGISTER                          | 7-37: IPC2                                                                                                                       | 20: INTERRUP1                            | <b>PRIORITY</b> | CONTROL I        | REGISTER 2        | 0            |       |  |  |  |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------|------------------|-------------------|--------------|-------|--|--|--|
| U-0                               | R/W-1                                                                                                                            | R/W-0                                    | R/W-0           | U-0              | R/W-1             | R/W-0        | R/W-0 |  |  |  |
| —                                 |                                                                                                                                  | ADCP10IP<2:02                            | >               | —                |                   | ADCP9IP<2:0> |       |  |  |  |
| bit 15                            |                                                                                                                                  |                                          |                 |                  |                   |              | bit   |  |  |  |
|                                   |                                                                                                                                  | <b>D</b> /// 0                           |                 |                  |                   |              |       |  |  |  |
| U-0                               | R/W-1                                                                                                                            | R/W-0                                    | R/W-0           | U-0              | U-0               | U-0          | U-0   |  |  |  |
|                                   |                                                                                                                                  | ADCP8IP<2:0>                             |                 | —                |                   | —            |       |  |  |  |
| bit 7                             |                                                                                                                                  |                                          |                 |                  |                   |              | bit   |  |  |  |
| Legend:                           |                                                                                                                                  |                                          |                 |                  |                   |              |       |  |  |  |
| R = Readable bit W = Writable bit |                                                                                                                                  |                                          |                 | U = Unimple      | mented bit, rea   | d as '0'     |       |  |  |  |
| -n = Value at                     | POR                                                                                                                              | '1' = Bit is set                         |                 | '0' = Bit is cle |                   |              |       |  |  |  |
|                                   |                                                                                                                                  |                                          |                 |                  |                   |              |       |  |  |  |
| bit 15                            | Unimplem                                                                                                                         | ented: Read as '                         | ) <b>'</b>      |                  |                   |              |       |  |  |  |
| bit 14-12                         | ADCP10IP                                                                                                                         | <2:0>: ADC Pair                          | 10 Conversio    | on Done Interru  | pt 1 Priority bit | S            |       |  |  |  |
|                                   | 111 = Inter                                                                                                                      | rupt is priority 7 (I                    | highest priori  | ty interrupt)    |                   |              |       |  |  |  |
|                                   | •                                                                                                                                |                                          |                 |                  |                   |              |       |  |  |  |
|                                   | •                                                                                                                                |                                          |                 |                  |                   |              |       |  |  |  |
|                                   | 001 = Interrupt is priority 1                                                                                                    |                                          |                 |                  |                   |              |       |  |  |  |
|                                   |                                                                                                                                  | rupt source is dis                       | abled           |                  |                   |              |       |  |  |  |
| bit 11                            | Unimplem                                                                                                                         | ented: Read as '                         | כ'              |                  |                   |              |       |  |  |  |
| bit 10-8                          | ADCP9IP<2:0>: ADC Pair 9 Conversion Done Interrupt 1 Priority bits                                                               |                                          |                 |                  |                   |              |       |  |  |  |
|                                   | 111 = Interrupt is priority 7 (highest priority interrupt)                                                                       |                                          |                 |                  |                   |              |       |  |  |  |
|                                   | •                                                                                                                                |                                          |                 |                  |                   |              |       |  |  |  |
|                                   | •                                                                                                                                |                                          |                 |                  |                   |              |       |  |  |  |
|                                   | •<br>001 = Interrupt is priority 1                                                                                               |                                          |                 |                  |                   |              |       |  |  |  |
|                                   |                                                                                                                                  | rupt source is dis                       | abled           |                  |                   |              |       |  |  |  |
| bit 7                             | Unimplem                                                                                                                         | ented: Read as '                         | ) <b>'</b>      |                  |                   |              |       |  |  |  |
| bit 6-4                           | ADCP8IP<                                                                                                                         | 2:0>: ADC Pair 8                         | Conversion      | Done Interrupt   | 1 Priority bits   |              |       |  |  |  |
|                                   | ADCP8IP<2:0>: ADC Pair 8 Conversion Done Interrupt 1 Priority bits<br>111 = Interrupt is priority 7 (highest priority interrupt) |                                          |                 |                  |                   |              |       |  |  |  |
|                                   | •                                                                                                                                |                                          |                 |                  |                   |              |       |  |  |  |
|                                   |                                                                                                                                  |                                          |                 |                  |                   |              |       |  |  |  |
|                                   | •                                                                                                                                |                                          |                 |                  |                   |              |       |  |  |  |
|                                   | •<br>•<br>001 = Inter                                                                                                            | rupt is priority 1                       |                 |                  |                   |              |       |  |  |  |
|                                   |                                                                                                                                  | rupt is priority 1<br>rupt source is dis | abled           |                  |                   |              |       |  |  |  |

### REGISTER 7-37: IPC20: INTERRUPT PRIORITY CONTROL REGISTER 20

| REGISTER            | (7-38: IPC21) | INTERRUP           |                | CONTROL          | REGISTER 21        |                 |       |
|---------------------|---------------|--------------------|----------------|------------------|--------------------|-----------------|-------|
| U-0                 | U-0           | U-0                | U-0            | U-0              | U-0                | U-0             | U-0   |
| —                   | —             | —                  | —              | —                | —                  | _               | —     |
| bit 15              |               |                    |                |                  |                    |                 | bit 8 |
| U-0                 | R/W-1         | R/W-0              | R/W-0          | U-0              | R/W-1              | R/W-0           | R/W-0 |
| 0-0                 |               |                    |                | 0-0              |                    |                 |       |
|                     | F             | DCP12IP<2:0        | >              |                  | F F                | ADCP11IP<2:0    |       |
| bit 7               |               |                    |                |                  |                    |                 | bit C |
| Legend:             |               |                    |                |                  |                    |                 |       |
| R = Readat          | ole bit       | W = Writable       | bit            | U = Unimplei     | mented bit, read   | l as '0'        |       |
| -n = Value a        | at POR        | '1' = Bit is set   |                | '0' = Bit is cle |                    | x = Bit is unki | nown  |
| bit 15-7<br>bit 6-4 | ADCP12IP<2    |                    | 12 Conversio   |                  | pt 1 Priority bits | ;               |       |
|                     | 111 = Interru | pt is priority 7 ( | highest priori | ty interrupt)    |                    |                 |       |
|                     | •             |                    |                |                  |                    |                 |       |
|                     | •             |                    |                |                  |                    |                 |       |
|                     | 001 = Interru |                    |                |                  |                    |                 |       |
|                     |               | pt source is dis   |                |                  |                    |                 |       |
| bit 3               | =             | ted: Read as '     |                |                  |                    |                 |       |
| bit 2-0             |               |                    |                |                  | pt 1 Priority bits |                 |       |
|                     | 111 = Interru | pt is priority 7 ( | highest priori | ty interrupt)    |                    |                 |       |
|                     | •             |                    |                |                  |                    |                 |       |
|                     | •             |                    |                |                  |                    |                 |       |
|                     | 001 = Interru | pt is priority 1   |                |                  |                    |                 |       |
|                     |               | nt source is die   | abled          |                  |                    |                 |       |

### REGISTER 7-38: IPC21: INTERRUPT PRIORITY CONTROL REGISTER 21

000 = Interrupt source is disabled

| REGISTER     | 7-39: IPC2                                                  | 3: INTERRUPT                                           | PRIORITY        | CONTROL          | REGISTER 2                 | 3           |       |  |  |  |
|--------------|-------------------------------------------------------------|--------------------------------------------------------|-----------------|------------------|----------------------------|-------------|-------|--|--|--|
| U-0          | R/W-1                                                       | R/W-0                                                  | R/W-0           | U-0              | R/W-1                      | R/W-0       | R/W-0 |  |  |  |
| —            |                                                             | PWM2IP<2:0>                                            |                 | —                |                            | PWM1IP<2:0> |       |  |  |  |
| bit 15       |                                                             |                                                        |                 |                  |                            |             | bit   |  |  |  |
|              |                                                             |                                                        |                 |                  |                            |             |       |  |  |  |
| U-0          | U-0                                                         | U-0                                                    | U-0             | U-0              | U-0                        | U-0         | U-0   |  |  |  |
|              | —                                                           | —                                                      |                 | —                | —                          | —           |       |  |  |  |
| bit 7        |                                                             |                                                        |                 |                  |                            |             | bit   |  |  |  |
|              |                                                             |                                                        |                 |                  |                            |             |       |  |  |  |
| Legend:      |                                                             |                                                        |                 |                  |                            |             |       |  |  |  |
| R = Readab   | ole bit                                                     | W = Writable I                                         | bit             | U = Unimple      | mented bit, rea            | id as '0'   |       |  |  |  |
| -n = Value a | it POR                                                      | '1' = Bit is set                                       |                 | '0' = Bit is cle | cleared x = Bit is unknown |             |       |  |  |  |
|              |                                                             |                                                        |                 |                  |                            |             |       |  |  |  |
| bit 15       | Unimplem                                                    | ented: Read as '                                       | )'              |                  |                            |             |       |  |  |  |
| bit 14-12    | PWM2IP<2                                                    | 2:0>: PWM2 Inter                                       | rupt Priority I | oits             |                            |             |       |  |  |  |
|              | 111 = Inter                                                 | rupt is priority 7 (ł                                  | nighest priori  | ity)             |                            |             |       |  |  |  |
|              | •                                                           |                                                        |                 |                  |                            |             |       |  |  |  |
|              | •                                                           |                                                        |                 |                  |                            |             |       |  |  |  |
|              | •                                                           |                                                        |                 |                  |                            |             |       |  |  |  |
|              |                                                             | rupt is priority 1<br>rupt source is disa              | abled           |                  |                            |             |       |  |  |  |
| bit 11       |                                                             | ented: Read as '(                                      |                 |                  |                            |             |       |  |  |  |
|              | -                                                           |                                                        |                 | -:+-             |                            |             |       |  |  |  |
| bit 10-8     |                                                             | <b>PWM1IP&lt;2:0&gt;:</b> PWM1 Interrupt Priority bits |                 |                  |                            |             |       |  |  |  |
|              | <pre>111 = Interrupt is priority 7 (highest priority)</pre> |                                                        |                 |                  |                            |             |       |  |  |  |
|              | •                                                           |                                                        |                 |                  |                            |             |       |  |  |  |
|              | •                                                           |                                                        |                 |                  |                            |             |       |  |  |  |
|              | 001 <b>= Inte</b> r                                         | rupt is priority 1                                     |                 |                  |                            |             |       |  |  |  |
|              |                                                             | rupt source is dis                                     | abled           |                  |                            |             |       |  |  |  |
|              |                                                             |                                                        |                 |                  |                            |             |       |  |  |  |

### REGISTER 7-39: IPC23: INTERRUPT PRIORITY CONTROL REGISTER 23

bit 7-0 Unimplemented: Read as '0'

| U-0          | R/W-1                  | R/W-0                                         | R/W-0           | U-0              | R/W-1          | R/W-0           | R/W-0 |
|--------------|------------------------|-----------------------------------------------|-----------------|------------------|----------------|-----------------|-------|
| _            |                        | PWM6IP<2:0>                                   |                 | _                |                | PWM5IP<2:0>     |       |
| bit 15       |                        |                                               |                 |                  |                |                 | bit   |
|              |                        |                                               |                 |                  |                |                 |       |
| U-0          | R/W-1                  | R/W-0                                         | R/W-0           | U-0              | R/W-1          | R/W-0           | R/W-0 |
|              |                        | PWM4IP<2:0>                                   |                 | —                |                | PWM3IP<2:0>     |       |
| bit 7        |                        |                                               |                 |                  |                |                 | bit   |
| Legend:      |                        |                                               |                 |                  |                |                 |       |
| R = Readab   | le bit                 | W = Writable b                                | bit             | U = Unimple      | mented bit, re | ad as '0'       |       |
| -n = Value a | t POR                  | '1' = Bit is set                              |                 | '0' = Bit is cle | eared          | x = Bit is unkr | nown  |
| bit 15       | Unimplem               | nented: Read as '0                            | ,'              |                  |                |                 |       |
| bit 14-12    | -                      | 2:0>: PWM6 Interr                             |                 | its              |                |                 |       |
|              |                        | errupt is priority 7 (h                       |                 |                  |                |                 |       |
|              | •                      |                                               |                 |                  |                |                 |       |
|              | •                      |                                               |                 |                  |                |                 |       |
|              | •                      |                                               |                 |                  |                |                 |       |
|              |                        | errupt is priority 1<br>errupt source is disa | abled           |                  |                |                 |       |
| bit 11       | Unimplem               | nented: Read as '0                            | )'              |                  |                |                 |       |
| bit 10-8     |                        | 2:0>: PWM5 Interr                             |                 |                  |                |                 |       |
|              | 111 = Inte             | errupt is priority 7 (h                       | nighest priorit | y)               |                |                 |       |
|              | •                      |                                               |                 |                  |                |                 |       |
|              | •                      |                                               |                 |                  |                |                 |       |
|              | •<br>001 <b>– Inte</b> | errupt is priority 1                          |                 |                  |                |                 |       |
|              |                        | errupt source is disa                         | abled           |                  |                |                 |       |
| bit 7        |                        | nented: Read as '0                            |                 |                  |                |                 |       |
| bit 6-4      | PWM4IP<                | 2:0>: PWM4 Interr                             | upt Priority b  | its              |                |                 |       |
|              | 111 = Inte             | errupt is priority 7 (h                       | nighest priorit | y)               |                |                 |       |
|              | •                      |                                               |                 |                  |                |                 |       |
|              | •                      |                                               |                 |                  |                |                 |       |
|              | •                      |                                               |                 |                  |                |                 |       |
|              |                        | errupt is priority 1<br>errupt source is disa | ahlad           |                  |                |                 |       |
| bit 3        |                        | nented: Read as '0                            |                 |                  |                |                 |       |
| bit 2-0      | -                      | 2:0>: PWM3 Interr                             |                 | its              |                |                 |       |
| 511 2 0      |                        | errupt is priority 7 (h                       |                 |                  |                |                 |       |
|              | •                      | · · · · · · · · · · · · · · · · · · ·         | 0               | <i></i>          |                |                 |       |
|              | •                      |                                               |                 |                  |                |                 |       |
|              | •                      |                                               |                 |                  |                |                 |       |
|              | 001 = Inte             | errupt is priority 1                          |                 |                  |                |                 |       |
|              |                        | errupt source is disa                         |                 |                  |                |                 |       |

| U-0          | R/W-1    | R/W-0                                       | R/W-0     | U-0               | R/W-1          | R/W-0           | R/W-0 |
|--------------|----------|---------------------------------------------|-----------|-------------------|----------------|-----------------|-------|
| _            |          | AC2IP<2:0>                                  |           |                   |                | PWM9IP<2:0>     |       |
| bit 15       |          |                                             |           |                   |                |                 | bit   |
|              |          |                                             |           |                   |                |                 |       |
| U-0          | R/W-1    | R/W-0                                       | R/W-0     | U-0               | R/W-1          | R/W-0           | R/W-0 |
| —            |          | PWM8IP<2:0>                                 |           | —                 |                | PWM7IP<2:0>     |       |
| bit 7        |          |                                             |           |                   |                |                 | bit   |
| Legend:      |          |                                             |           |                   |                |                 |       |
| R = Readab   | le bit   | W = Writable b                              | it        | U = Unimpler      | mented bit, re | ad as '0'       |       |
| -n = Value a | t POR    | '1' = Bit is set                            |           | '0' = Bit is cle  | ared           | x = Bit is unkn | own   |
| bit 15       | Unimplem | ented: Read as '0                           | ,         |                   |                |                 |       |
| bit 14-12    | -        | >: Analog Compa                             |           | upt Priority bits |                |                 |       |
|              |          | rrupt is priority 7 (h                      |           |                   |                |                 |       |
|              | •        |                                             |           |                   |                |                 |       |
|              | •        |                                             |           |                   |                |                 |       |
|              | •        |                                             |           |                   |                |                 |       |
|              |          | rrupt is priority 1<br>rrupt source is disa | bled      |                   |                |                 |       |
| bit 11       |          | ented: Read as '0                           |           |                   |                |                 |       |
| bit 10-8     | -        | 2:0>: PWM9 Interr                           |           | its               |                |                 |       |
|              |          | rrupt is priority 7 (h                      |           |                   |                |                 |       |
|              | •        |                                             |           |                   |                |                 |       |
|              | •        |                                             |           |                   |                |                 |       |
|              | •        |                                             |           |                   |                |                 |       |
|              |          | rrupt is priority 1<br>rrupt source is disa | bled      |                   |                |                 |       |
| bit 7        |          | ented: Read as '0                           |           |                   |                |                 |       |
| bit 6-4      | -        | 2:0>: PWM8 Intern                           |           | its               |                |                 |       |
|              |          | rrupt is priority 7 (h                      |           |                   |                |                 |       |
|              | •        |                                             | 0         | <i>,</i>          |                |                 |       |
|              | •        |                                             |           |                   |                |                 |       |
|              | •        |                                             |           |                   |                |                 |       |
|              |          | rrupt is priority 1                         | blad      |                   |                |                 |       |
| bit 3        |          | rrupt source is disa<br>ented: Read as '0   |           |                   |                |                 |       |
| bit 2-0      | -        | 2:0>: PWM7 Intern                           |           | ite               |                |                 |       |
| DIL 2-0      |          | rrupt is priority 7 (h                      |           |                   |                |                 |       |
|              | •        |                                             | .get pe.t |                   |                |                 |       |
|              | •        |                                             |           |                   |                |                 |       |
|              | •        |                                             |           |                   |                |                 |       |
|              |          | rrupt is priority 1<br>rrupt source is disa |           |                   |                |                 |       |
|              |          | munat a aumra a ia dia a                    |           |                   |                |                 |       |

| U-0   |
|-------|
|       |
| —     |
| bit   |
|       |
| R/W-0 |
|       |
| bit   |
|       |
|       |
|       |
| nown  |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |

#### REGISTER 7-42: IPC26: INTERRUPT PRIORITY CONTROL REGISTER 26

| REGISTER     | 7-43: IPC2   | (: INTERRUP                |                | CONTROL          | REGISTER 2      | 1               |       |
|--------------|--------------|----------------------------|----------------|------------------|-----------------|-----------------|-------|
| U-0          | R/W-1        | R/W-0                      | R/W-0          | U-0              | R/W-1           | R/W-0           | R/W-0 |
| _            |              | ADCP1IP<2:02               | >              | —                |                 | ADCP0IP<2:0>    |       |
| bit 15       |              |                            |                |                  |                 |                 | bit 8 |
|              |              |                            |                |                  |                 |                 |       |
| U-0          | U-0          | U-0                        | U-0            | U-0              | U-0             | U-0             | U-0   |
| _            |              |                            | _              |                  |                 |                 | —     |
| bit 7        |              |                            |                |                  |                 |                 | bit ( |
|              |              |                            |                |                  |                 |                 |       |
| Legend:      |              |                            |                |                  |                 |                 |       |
| R = Readab   | le bit       | W = Writable               | bit            | U = Unimple      | mented bit, rea | id as '0'       |       |
| -n = Value a | t POR        | '1' = Bit is set           |                | '0' = Bit is cle | eared           | x = Bit is unkr | nown  |
|              |              |                            |                |                  |                 |                 |       |
| bit 15       | Unimpleme    | ented: Read as '           | 0'             |                  |                 |                 |       |
| bit 14-12    | ADCP1IP<     | <b>2:0&gt;:</b> ADC Pair ´ | Conversion     | Done Interrupt   | Priority bits   |                 |       |
|              | 111 = Interi | rupt is priority 7 (       | highest priori | ity interrupt)   |                 |                 |       |
|              | •            |                            |                |                  |                 |                 |       |
|              | •            |                            |                |                  |                 |                 |       |
|              | 001 = Interi | rupt is priority 1         |                |                  |                 |                 |       |
|              |              | rupt source is dis         | abled          |                  |                 |                 |       |
| bit 11       | Unimpleme    | ented: Read as '           | 0'             |                  |                 |                 |       |
| bit 10-8     | ADCP0IP<     | 2:0>: ADC Pair (           | ) Conversion   | Done Interrupt   | Priority bits   |                 |       |
|              |              | rupt is priority 7 (       |                | -                | -               |                 |       |
|              | •            |                            |                |                  |                 |                 |       |
|              | •            |                            |                |                  |                 |                 |       |
|              |              |                            |                |                  |                 |                 |       |

### REGISTER 7-43: IPC27: INTERRUPT PRIORITY CONTROL REGISTER 27

bit 7-0 Unimplemented: Read as '0'

001 = Interrupt is priority 1 000 = Interrupt source is disabled

| REGISTER      | 7-44: IP       | C28: INTERRUPT                                  | PRIORITY     | CONTROL                                      | REGISTER       | 28              |       |
|---------------|----------------|-------------------------------------------------|--------------|----------------------------------------------|----------------|-----------------|-------|
| U-0           | R/W-           | 1 R/W-0                                         | R/W-0        | U-0                                          | R/W-1          | R/W-0           | R/W-0 |
|               |                | ADCP5IP<2:0>                                    |              | —                                            |                | ADCP4IP<2:0>    |       |
| bit 15        |                |                                                 |              |                                              |                |                 | bit 8 |
| U-0           | R/W-2          | 1 R/W-0                                         | R/W-0        | U-0                                          | R/W-1          | R/W-0           | R/W-0 |
| _             |                | ADCP3IP<2:0>                                    |              | _                                            |                | ADCP2IP<2:0>    |       |
| bit 7         |                |                                                 |              |                                              |                |                 | bit ( |
| Legend:       |                |                                                 |              |                                              |                |                 |       |
| R = Readabl   | le bit         | W = Writable b                                  | it           | U = Unimple                                  | mented bit, re | ad as '0'       |       |
| -n = Value at | t POR          | '1' = Bit is set                                |              | '0' = Bit is cl                              |                | x = Bit is unkr | iown  |
| bit 15        | Unimple        | mented: Read as '0                              | 3            |                                              |                |                 |       |
| bit 14-12     | -              | <b>P&lt;2:0&gt;:</b> ADC Pair 5                 |              | Done Interrupt                               | Priority bits  |                 |       |
|               |                | terrupt is priority 7 (h                        |              | -                                            |                |                 |       |
|               | •              |                                                 |              | <b>,</b> , , , , , , , , , , , , , , , , , , |                |                 |       |
|               | •              |                                                 |              |                                              |                |                 |       |
|               | •<br>001 = Int | terrupt is priority 1                           |              |                                              |                |                 |       |
|               |                | terrupt source is disa                          | bled         |                                              |                |                 |       |
| bit 11        | Unimple        | mented: Read as '0                              | ,            |                                              |                |                 |       |
| bit 10-8      | ADCP4IF        | <b>P&lt;2:0&gt;:</b> ADC Pair 4                 | Conversion   | Done Interrupt                               | Priority bits  |                 |       |
|               | 111 = Int      | terrupt is priority 7 (h                        | ighest prior | ity interrupt)                               |                |                 |       |
|               | •              |                                                 |              |                                              |                |                 |       |
|               | •              |                                                 |              |                                              |                |                 |       |
|               |                | terrupt is priority 1                           |              |                                              |                |                 |       |
|               |                | terrupt source is disa                          |              |                                              |                |                 |       |
| bit 7         | -              | mented: Read as '0                              |              |                                              |                |                 |       |
| bit 6-4       |                | <b>P&lt;2:0&gt;:</b> ADC Pair 3                 |              | -                                            | Priority bits  |                 |       |
|               | 111 = Int      | terrupt is priority 7 (h                        | ighest prior | ity interrupt)                               |                |                 |       |
|               | •              |                                                 |              |                                              |                |                 |       |
|               | •              |                                                 |              |                                              |                |                 |       |
|               |                | terrupt is priority 1                           |              |                                              |                |                 |       |
|               |                | terrupt source is disa                          |              |                                              |                |                 |       |
| bit 3         | -              | mented: Read as '0                              |              |                                              |                |                 |       |
| bit 2-0       |                | P<2:0>: ADC Pair 2                              |              | •                                            | Priority bits  |                 |       |
|               | 111 = Int      | terrupt is priority 7 (h                        | ighest prior | ity interrupt)                               |                |                 |       |
|               | •              |                                                 |              |                                              |                |                 |       |
|               | •              |                                                 |              |                                              |                |                 |       |
|               | •              |                                                 |              |                                              |                |                 |       |
|               |                | terrupt is priority 1<br>terrupt source is disa |              |                                              |                |                 |       |

#### CIGTED 7 AA 10000. IN

| REGISTER     | (-45: IPC29   | : IN LERRUP I       |                | CONTROL          | REGISTER 29      |                 |       |
|--------------|---------------|---------------------|----------------|------------------|------------------|-----------------|-------|
| U-0          | U-0           | U-0                 | U-0            | U-0              | U-0              | U-0             | U-0   |
| _            | —             | —                   | —              | —                | —                | _               | —     |
| bit 15       |               |                     |                |                  |                  |                 | bit 8 |
|              |               | <b>D</b> 444 A      |                |                  | <b>D</b> 444 4   | <b>D</b> 444 A  |       |
| U-0          | R/W-1         | R/W-0               | R/W-0          | U-0              | R/W-1            | R/W-0           | R/W-0 |
|              |               | ADCP7IP<2:0>        | ,              |                  |                  | ADCP6IP<2:0>    |       |
| bit 7        |               |                     |                |                  |                  |                 | bit ( |
|              |               |                     |                |                  |                  |                 |       |
| Legend:      |               |                     |                |                  |                  |                 |       |
| R = Readab   | le bit        | W = Writable        | bit            | U = Unimpler     | mented bit, reac | l as '0'        |       |
| -n = Value a | t POR         | '1' = Bit is set    |                | '0' = Bit is cle | ared             | x = Bit is unkr | nown  |
|              |               |                     |                |                  |                  |                 |       |
| bit 15-7     | Unimplemen    | ted: Read as '      | 0'             |                  |                  |                 |       |
| bit 6-4      | ADCP7IP<2:    | 0>: ADC Pair 7      | Conversion     | Done Interrupt   | 1 Priority bits  |                 |       |
|              | 111 = Interru | pt is priority 7 (I | highest priori | ty interrupt)    |                  |                 |       |
|              | •             |                     |                |                  |                  |                 |       |
|              | •             |                     |                |                  |                  |                 |       |
|              | 001 = Interru | pt is priority 1    |                |                  |                  |                 |       |
|              |               | pt source is dis    | abled          |                  |                  |                 |       |
| bit 3        | Unimplemen    | ted: Read as '      | 0'             |                  |                  |                 |       |
| bit 2-0      | ADCP6IP<2:    | 0>: ADC Pair 6      | Conversion     | Done Interrupt   | 1 Priority bits  |                 |       |
|              |               | pt is priority 7 (I |                | •                | ,                |                 |       |
|              | •             |                     | 0              | 5 - 1 - 7        |                  |                 |       |
|              | •             |                     |                |                  |                  |                 |       |
|              | •             |                     |                |                  |                  |                 |       |
|              | 001 = Interru | pt is priority 1    |                |                  |                  |                 |       |

### REGISTER 7-45: IPC29: INTERRUPT PRIORITY CONTROL REGISTER 29

000 = Interrupt source is disabled

| U-0                    | U-0               | U-0                | U-0            | R-0               | R-0          | R-0             | R-0   |
|------------------------|-------------------|--------------------|----------------|-------------------|--------------|-----------------|-------|
| —                      | —                 | —                  |                |                   | ILF          | २<3:0>          |       |
| bit 15                 |                   |                    |                |                   |              |                 | bit 8 |
|                        |                   |                    |                |                   |              |                 |       |
| U-0                    | R-0               | R-0                | R-0            | R-0               | R-0          | R-0             | R-0   |
| _                      |                   |                    |                | VECNUM<6:0        | >            |                 |       |
| bit 7                  |                   |                    |                |                   |              |                 | bit 0 |
| Laward                 |                   |                    |                |                   |              |                 |       |
| Legend:<br>R = Readabl | le hit            | W = Writable b     | it             | U = Unimplem      | ented hit re | ad as '0'       |       |
| -n = Value at          |                   | '1' = Bit is set   |                | '0' = Bit is clea |              | x = Bit is unkr | nown  |
|                        |                   | I - Dit is set     |                |                   |              |                 | IOWIT |
| bit 15-12              | Unimplemen        | ted: Read as '0    | 3              |                   |              |                 |       |
| bit 11-8               | ILR<3:0>: Ne      | ew CPU Interrup    | t Priority Lev | el bits           |              |                 |       |
|                        | 1111 <b>= CPU</b> | Interrupt Priority | Level is 15    |                   |              |                 |       |
|                        | •                 |                    |                |                   |              |                 |       |
|                        | •                 |                    |                |                   |              |                 |       |
|                        |                   | Interrupt Priority |                |                   |              |                 |       |
|                        |                   | Interrupt Priority |                |                   |              |                 |       |
| bit 7                  | Unimplemen        | ted: Read as '0    | ,              |                   |              |                 |       |
| bit 6-0                |                   | 0>: Vector Numl    |                | •                 |              |                 |       |
|                        | 0111111 = lr      | nterrupt vector p  | ending is nui  | mber 135          |              |                 |       |
|                        | •                 |                    |                |                   |              |                 |       |
|                        | •                 |                    |                |                   |              |                 |       |
|                        | 0000001 = lr      | nterrupt vector p  | ending is nui  | mber 9            |              |                 |       |
|                        | 0000000 = Ir      | nterrupt vector p  | ending is nui  | mber 8            |              |                 |       |

#### REGISTER 7-46: INTTREG: INTERRUPT CONTROL AND STATUS REGISTER

#### 7.4 Interrupt Setup Procedures

#### 7.4.1 INITIALIZATION

Complete the following steps to configure an interrupt source at initialization:

- 1. Set the NSTDIS bit (INTCON1<15>) if nested interrupts are not desired.
- Select the user-assigned priority level for the interrupt source by writing the control bits in the appropriate IPCx register. The priority level will depend on the specific application and type of interrupt source. If multiple priority levels are not desired, the IPCx register control bits for all enabled interrupt sources can be programmed to the same non-zero value.

| Note: | At a device Reset, the IPCx               | registers are |  |  |  |  |  |  |
|-------|-------------------------------------------|---------------|--|--|--|--|--|--|
|       | initialized such that all u               | ser interrupt |  |  |  |  |  |  |
|       | sources are assigned to priority level 4. |               |  |  |  |  |  |  |

- 3. Clear the interrupt flag status bit associated with the peripheral in the associated IFSx register.
- 4. Enable the interrupt source by setting the interrupt enable control bit associated with the source in the appropriate IECx register.

#### 7.4.2 INTERRUPT SERVICE ROUTINE

The method used to declare an ISR and initialize the IVT with the correct vector address depends on the programming language (C or assembler) and the language development toolsuite used to develop the application.

In general, the user application must clear the interrupt flag in the appropriate IFSx register for the source of interrupt that the ISR handles. Otherwise, program will re-enter the ISR immediately after exiting the routine. If the ISR is coded in assembly language, it must be terminated using a RETFIE instruction to unstack the saved PC value, SRL value and old CPU priority level.

#### 7.4.3 TRAP SERVICE ROUTINE

A Trap Service Routine (TSR) is coded like an ISR, except that the appropriate trap status flag in the INTCON1 register must be cleared to avoid re-entry into the TSR.

#### 7.4.4 INTERRUPT DISABLE

The following steps outline the procedure to disable all user interrupts:

- 1. Push the current SR value onto the software stack using the PUSH instruction.
- 2. Force the CPU to priority level 7 by inclusive ORing the value EOh with SRL.

To enable user interrupts, the POP instruction can be used to restore the previous SR value.

| Note: | Only user interrupts with a priority level of |
|-------|-----------------------------------------------|
|       | 7 or lower can be disabled. Trap sources      |
|       | (level 8-level 15) cannot be disabled.        |

The DISI instruction provides a convenient way to disable interrupts of priority levels 1-6 for a fixed period of time. Level 7 interrupt sources are not disabled by the DISI instruction.

## 8.0 DIRECT MEMORY ACCESS (DMA)

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 22. "Direct Memory Access (DMA)" (DS70182) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

Direct Memory Access (DMA) is a very efficient mechanism of copying data between peripheral SFRs (e.g., the UART Receive register and Input Capture 1 buffer) and buffers or variables stored in RAM, with minimal CPU intervention. The DMA controller can automatically copy entire blocks of data without requiring the user software to read or write the peripheral Special Function Registers (SFRs) every time a peripheral interrupt occurs. The DMA controller uses a dedicated bus for data transfers and, therefore, does not steal cycles from the code execution flow of the CPU. To exploit the DMA capability, the corresponding user buffers or variables must be located in DMA RAM.

Note: The DMA module is not available on dsIPC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406 devices.

The peripherals that can utilize DMA are listed in Table 8-1 along with their associated Interrupt Request (IRQ) numbers.

| Peripheral to DMA Association         | DMAxREQ Register<br>IRQSEL<6:0> Bits | DMAxPAD Register<br>Values to Read from<br>Peripheral | DMAxPAD Register<br>Values to Write to<br>Peripheral |
|---------------------------------------|--------------------------------------|-------------------------------------------------------|------------------------------------------------------|
| INT0 – External Interrupt 0           | 0000000                              | —                                                     | _                                                    |
| IC1 – Input Capture 1                 | 0000001                              | 0x0140 (IC1BUF)                                       | —                                                    |
| IC2 – Input Capture 2                 | 0000101                              | 0x0144 (IC2BUF)                                       | —                                                    |
| IC3 – Input Capture 3                 | 0100101                              | 0x0148 (IC3BUF)                                       |                                                      |
| IC4 – Input Capture 4                 | 0100110                              | 0x014C (IC4BUF)                                       | —                                                    |
| OC1 – Output Compare 1 Data           | 0000010                              | —                                                     | 0x0182 (OC1R)                                        |
| OC1 – Output Compare 1 Secondary Data | 0000010                              | —                                                     | 0x0180 (OC1RS)                                       |
| OC2 – Output Compare 2 Data           | 0000110                              | —                                                     | 0x0188 (OC2R)                                        |
| OC2 – Output Compare 2 Secondary Data | 0000110                              | —                                                     | 0x0186 (OC2RS)                                       |
| OC3 – Output Compare 3 Data           | 0011001                              | —                                                     | 0x018E (OC3R)                                        |
| OC3 – Output Compare 3 Secondary Data | 0011001                              | —                                                     | 0x018C (OC3RS)                                       |
| OC4 – Output Compare 4 Data           | 0011010                              | —                                                     | 0x0194 (OC4R)                                        |
| OC4 – Output Compare 4 Secondary Data | 0011010                              | —                                                     | 0x0192 (OC4RS)                                       |
| TMR2 – Timer2                         | 0000111                              | —                                                     | —                                                    |
| TMR3 – Timer3                         | 0001000                              | —                                                     | —                                                    |
| TMR4 – Timer4                         | 0011011                              | —                                                     | _                                                    |
| TMR5 – Timer5                         | 0011100                              | —                                                     | _                                                    |
| SPI1 – Transfer Done                  | 0001010                              | 0x0248 (SPI1BUF)                                      | 0x0248 (SPI1BUF)                                     |
| SPI2 – Transfer Done                  | 0100001                              | 0x0268 (SPI2BUF)                                      | 0x0268 (SPI2BUF)                                     |
| UART1RX – UART1 Receiver              | 0001011                              | 0x0226 (U1RXREG)                                      | —                                                    |
| UART1TX – UART1 Transmitter           | 0001100                              | —                                                     | 0x0224 (U1TXREG)                                     |
| UART2RX – UART2 Receiver              | 0011110                              | 0x0236 (U2RXREG)                                      | —                                                    |
| UART2TX – UART2 Transmitter           | 0011111                              | —                                                     | 0x0234 (U2TXREG)                                     |
| ECAN1 – RX Data Ready                 | 0100010                              | 0x0640 (C1RXD)                                        | —                                                    |
| ECAN1 – TX Data Request               | 1000110                              | —                                                     | 0x0642 (C1TXD)                                       |

#### TABLE 8-1: DMA CHANNEL TO PERIPHERAL ASSOCIATIONS

© 2009-2012 Microchip Technology Inc.

The DMA controller features four identical data transfer channels. Each channel has its own set of control and STATUS registers. Each DMA channel can be configured to copy data either from buffers stored in dual port DMA RAM to peripheral SFRs or from peripheral SFRs to buffers in DMA RAM.

The DMA controller supports the following features:

- Word or byte sized data transfers.
- Transfers from peripheral to DMA RAM or DMA RAM to peripheral
- Indirect Addressing of DMA RAM locations with or without automatic post-increment
- Peripheral Indirect Addressing In some peripherals, the DMA RAM read/write addresses may be partially derived from the peripheral
- One-Shot Block Transfers Terminating DMA transfer after one block transfer
- Continuous Block Transfers Reloading DMA RAM buffer start address after every block transfer is complete
- Ping-Pong Mode Switching between two DMA RAM start addresses between successive block transfers, thereby filling two buffers alternately
- · Automatic or manual initiation of block transfers

For each DMA channel, a DMA interrupt request is generated when a block transfer is complete. Alternatively, an interrupt can be generated when half of the block has been filled.

#### 8.1 DMAC Registers

Each DMAC Channel x (x = 0, 1, 2, or 3) contains the following registers:

- A 16-bit DMA Channel Control register (DMAxCON)
- A 16-bit DMA Channel IRQ Select register (DMAxREQ)
- A 16-bit DMA RAM Primary Start Address Offset register (DMAxSTA)
- A 16-bit DMA RAM Secondary Start Address Offset register (DMAxSTB)
- A 16-bit DMA Peripheral Address register (DMAxPAD)
- A 10-bit DMA Transfer Count register (DMAxCNT)

An additional pair of STATUS registers, DMACS0 and DMACS1, are common to all DMAC channels.



#### FIGURE 8-1: TOP LEVEL SYSTEM ARCHITECTURE USING A DEDICATED TRANSACTION BUS

|                        | -                                                                                                                                                                                                   |                                 |                 |                   |                |                    |         |  |  |  |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------|-------------------|----------------|--------------------|---------|--|--|--|
| R/W-0                  | R/W-0                                                                                                                                                                                               | R/W-0                           | R/W-0           | R/W-0             | U-0            | U-0                | U-0     |  |  |  |
| CHEN                   | SIZE                                                                                                                                                                                                | DIR                             | HALF            | NULLW             | _              | _                  | _       |  |  |  |
| bit 15                 |                                                                                                                                                                                                     |                                 |                 |                   |                |                    | bit     |  |  |  |
|                        |                                                                                                                                                                                                     |                                 |                 |                   |                |                    |         |  |  |  |
| U-0                    | U-0                                                                                                                                                                                                 | R/W-0                           | R/W-0           | U-0               | U-0            | R/W-0              | R/W-0   |  |  |  |
|                        |                                                                                                                                                                                                     | AMOD                            | E<1:0>          | —                 |                | MODE               | <1:0>   |  |  |  |
| bit 7                  |                                                                                                                                                                                                     |                                 |                 |                   |                |                    | bit     |  |  |  |
| Logondu                |                                                                                                                                                                                                     |                                 |                 |                   |                |                    |         |  |  |  |
| Legend:<br>R = Readabl | lo hit                                                                                                                                                                                              | W = Writable                    | hit             | U = Unimplen      | contod bit ro  | ad as '0'          |         |  |  |  |
| -n = Value at          |                                                                                                                                                                                                     | '1' = Bit is set                |                 | '0' = Bit is clea |                | x = Bit is unknown |         |  |  |  |
|                        | IFOR                                                                                                                                                                                                | I - DILIS SEL                   |                 |                   | areu           |                    | JWII    |  |  |  |
| bit 15                 | CHEN: Chan                                                                                                                                                                                          | nel Enable bit                  |                 |                   |                |                    |         |  |  |  |
|                        | 1 = Channel e                                                                                                                                                                                       | enabled                         |                 |                   |                |                    |         |  |  |  |
|                        | 0 = Channel o                                                                                                                                                                                       | disabled                        |                 |                   |                |                    |         |  |  |  |
| bit 14                 | SIZE: Data Ti                                                                                                                                                                                       | ransfer Size bit                | :               |                   |                |                    |         |  |  |  |
|                        | 1 = Byte<br>0 = Word                                                                                                                                                                                |                                 |                 |                   |                |                    |         |  |  |  |
| bit 13                 | DIR: Transfer Direction bit (source/destination bus select)                                                                                                                                         |                                 |                 |                   |                |                    |         |  |  |  |
|                        | <ul> <li>1 = Read from DMA RAM address; write to peripheral address</li> <li>0 = Read from peripheral address; write to DMA RAM address</li> </ul>                                                  |                                 |                 |                   |                |                    |         |  |  |  |
| bit 12                 | HALF: Early Block Transfer Complete Interrupt Select bit                                                                                                                                            |                                 |                 |                   |                |                    |         |  |  |  |
|                        | <ul> <li>1 = Initiate block transfer complete interrupt when half of the data has been moved</li> <li>0 = Initiate block transfer complete interrupt when all of the data has been moved</li> </ul> |                                 |                 |                   |                |                    |         |  |  |  |
| bit 11                 | NULLW: Null Data Peripheral Write Mode Select bit                                                                                                                                                   |                                 |                 |                   |                |                    |         |  |  |  |
|                        | 1 = Null data<br>0 = Normal oj                                                                                                                                                                      |                                 | eral in additio | n to DMA RAM      | write (DIR bit | must also be clea  | ar)     |  |  |  |
| bit 10-6               | Unimplemen                                                                                                                                                                                          | ted: Read as '                  | 0'              |                   |                |                    |         |  |  |  |
| bit 5-4                | AMODE<1:0>: DMA Channel Operating Mode Select bits                                                                                                                                                  |                                 |                 |                   |                |                    |         |  |  |  |
|                        | 11 = Reserved                                                                                                                                                                                       |                                 |                 |                   |                |                    |         |  |  |  |
|                        | 10 = Peripheral Indirect Addressing mode<br>01 = Register Indirect without Post-Increment mode                                                                                                      |                                 |                 |                   |                |                    |         |  |  |  |
|                        | 00 = Register Indirect with Post-Increment mode                                                                                                                                                     |                                 |                 |                   |                |                    |         |  |  |  |
| bit 3-2                | Unimplemented: Read as '0'                                                                                                                                                                          |                                 |                 |                   |                |                    |         |  |  |  |
| bit 1-0                | . MODE<1:0>: DMA Channel Operating Mode Select bits                                                                                                                                                 |                                 |                 |                   |                |                    |         |  |  |  |
|                        | 11 = One-Shot, Ping-Pong modes enabled (one block transfer from/to each DMA RAM buffer)                                                                                                             |                                 |                 |                   |                |                    |         |  |  |  |
|                        |                                                                                                                                                                                                     | Ji, i ilig=i olig i             | nouse enable    |                   |                |                    | buller) |  |  |  |
|                        | 10 = Continue                                                                                                                                                                                       | ous, Ping-Pong<br>ot, Ping-Pong | g modes enab    | oled              |                |                    | buller) |  |  |  |

#### REGISTER 8-1: DMAxCON: DMA CHANNEL x CONTROL REGISTER

| U-0       R/W-1       R/W-1       R/W-1       R/W-1       R/W-1       R/W-1         —       IRQSEL<6:0> <sup>(2)</sup> bit (2)         Dit 7        bit (2)         Legend:       R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         m = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         Dit 15       FORCE: Force DMA Transfer bit <sup>(1)</sup> 1 = Force a single DMA transfer (Manual mode)       0 = Automatic DMA transfer initiation by DMA request         Dit 14-7       Unimplemented: Read as '0'       (2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                      |                                              |                  |              |                                    | REGIOTEIX |                    |       |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------|------------------|--------------|------------------------------------|-----------|--------------------|-------|--|--|
| bit 15<br>U-0 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1<br>- IRQSEL<6:0> <sup>(2)</sup><br>bit 7<br>Legend:<br>R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'<br>n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown<br>bit 15 FORCE: Force DMA Transfer bit <sup>(1)</sup><br>1 = Force a single DMA transfer (Manual mode)<br>0 = Automatic DMA transfer initiation by DMA request<br>bit 14-7 Unimplemented: Read as '0'<br>IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W-0                | U-0                                          | U-0              | U-0          | U-0                                | U-0       | U-0                | U-0   |  |  |
| U-0       R/W-1       R/W-1 | FORCE <sup>(1)</sup> | _                                            |                  | _            |                                    |           |                    |       |  |  |
| IRQSEL<6:0> <sup>(2)</sup> bit 7         bit 7         Legend:         R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       FORCE: Force DMA Transfer bit <sup>(1)</sup> 1 = Force a single DMA transfer (Manual mode)       0 = Automatic DMA transfer initiation by DMA request         bit 14-7       Unimplemented: Read as '0'       IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | bit 15               |                                              |                  |              |                                    |           |                    | bit 8 |  |  |
| IRQSEL<6:0> <sup>(2)</sup> bit 7         bit 7         Legend:         R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       FORCE: Force DMA Transfer bit <sup>(1)</sup> 1 = Force a single DMA transfer (Manual mode)       0 = Automatic DMA transfer initiation by DMA request         bit 14-7       Unimplemented: Read as '0'       IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      |                                              |                  |              |                                    |           |                    |       |  |  |
| bit 7       bit 0         Legend:       R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       FORCE: Force DMA Transfer bit <sup>(1)</sup> 1 = Force a single DMA transfer (Manual mode)       0 = Automatic DMA transfer initiation by DMA request         bit 14-7       Unimplemented: Read as '0'       IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0-0                  | R/W-1                                        | R/W-1            | R/W-1        |                                    |           | R/W-1              | R/W-1 |  |  |
| Legend:         R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         In = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         Dit 15       FORCE: Force DMA Transfer bit <sup>(1)</sup> 1 = Force a single DMA transfer (Manual mode)       0 = Automatic DMA transfer initiation by DMA request         Dit 14-7       Unimplemented: Read as '0'       IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | —                    |                                              |                  |              | IRQSEL<6:0>                        | (2)       |                    |       |  |  |
| R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         m = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       FORCE: Force DMA Transfer bit <sup>(1)</sup> 1 = Force a single DMA transfer (Manual mode)       0 = Automatic DMA transfer initiation by DMA request         bit 14-7       Unimplemented: Read as '0'       IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | bit 7                |                                              |                  |              |                                    |           |                    | bit C |  |  |
| R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         m = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       FORCE: Force DMA Transfer bit <sup>(1)</sup> 1 = Force a single DMA transfer (Manual mode)       0 = Automatic DMA transfer initiation by DMA request         bit 14-7       Unimplemented: Read as '0'       IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      |                                              |                  |              |                                    |           |                    |       |  |  |
| In = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         In = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         In = Force a single DMA Transfer bit <sup>(1)</sup> 1 = Force a single DMA transfer (Manual mode)       0 = Automatic DMA transfer initiation by DMA request         In 14-7       Unimplemented: Read as '0'       IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Legend:              |                                              |                  |              |                                    |           |                    |       |  |  |
| bit 15       FORCE: Force DMA Transfer bit <sup>(1)</sup> 1 = Force a single DMA transfer (Manual mode)         0 = Automatic DMA transfer initiation by DMA request         bit 14-7       Unimplemented: Read as '0'         bit 6-0       IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R = Readable         | bit                                          | W = Writable bit |              | U = Unimplemented bit, read as '0' |           |                    |       |  |  |
| 1 = Force a single DMA transfer (Manual mode)         0 = Automatic DMA transfer initiation by DMA request         bit 14-7       Unimplemented: Read as '0'         bit 6-0       IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -n = Value at POR    |                                              | '1' = Bit is set |              | '0' = Bit is cleared               |           | x = Bit is unknown |       |  |  |
| 1 = Force a single DMA transfer (Manual mode)         0 = Automatic DMA transfer initiation by DMA request         bit 14-7       Unimplemented: Read as '0'         bit 6-0       IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                      |                                              |                  |              |                                    |           |                    |       |  |  |
| 0 = Automatic DMA transfer initiation by DMA request         Dit 14-7       Unimplemented: Read as '0'         Dit 6-0       IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | bit 15               | FORCE: Force DMA Transfer bit <sup>(1)</sup> |                  |              |                                    |           |                    |       |  |  |
| bit 6-0 IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      | •                                            |                  |              |                                    |           |                    |       |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | bit 14-7             | Unimplemented: Read as '0'                   |                  |              |                                    |           |                    |       |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | bit 6-0              | IRQSEL<6:0                                   | >: DMA Periph    | eral IRQ Num | ber Select bits                    | (2)       |                    |       |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                      |                                              |                  |              |                                    |           |                    |       |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                      |                                              |                  |              |                                    |           | ~~~~~              |       |  |  |

#### REGISTER 8-2: DMAxREQ: DMA CHANNEL x IRQ SELECT REGISTER

- **Note 1:** The FORCE bit cannot be cleared by the user. The FORCE bit is cleared by hardware when the forced DMA transfer is complete.
  - 2: See Table 8-1 for a complete listing of IRQ numbers for all interrupt sources.

#### REGISTER 8-3: DMAxSTA: DMA CHANNEL x RAM START ADDRESS OFFSET REGISTER A

| 0                                  |       |                                    |                      |        |                    |       |       |
|------------------------------------|-------|------------------------------------|----------------------|--------|--------------------|-------|-------|
| R/W-0                              | R/W-0 | R/W-0                              | R/W-0                | R/W-0  | R/W-0              | R/W-0 | R/W-0 |
|                                    |       |                                    | STA                  | <15:8> |                    |       |       |
| bit 15                             |       |                                    |                      |        |                    |       | bit 8 |
|                                    |       |                                    |                      |        |                    |       |       |
| R/W-0                              | R/W-0 | R/W-0                              | R/W-0                | R/W-0  | R/W-0              | R/W-0 | R/W-0 |
|                                    |       |                                    | STA                  | A<7:0> |                    |       |       |
| bit 7                              |       |                                    |                      |        |                    |       | bit 0 |
| Legend:                            |       |                                    |                      |        |                    |       |       |
| R = Readable bit W = Writable bit  |       | U = Unimplemented bit, read as '0' |                      |        |                    |       |       |
| -n = Value at POR '1' = Bit is set |       |                                    | '0' = Bit is cleared |        | x = Bit is unknown |       |       |
|                                    |       |                                    |                      |        |                    |       |       |

bit 15-0 STA<15:0>: Primary DMA RAM Start Address bits (source or destination)

| R/W-0        | R/W-0 | R/W-0           | R/W-0 | R/W-0        | R/W-0            | R/W-0    | R/W-0 |
|--------------|-------|-----------------|-------|--------------|------------------|----------|-------|
|              |       |                 | STB   | <15:8>       |                  |          |       |
| bit 15       |       |                 |       |              |                  |          | bit 8 |
|              |       |                 |       |              |                  |          |       |
| R/W-0        | R/W-0 | R/W-0           | R/W-0 | R/W-0        | R/W-0            | R/W-0    | R/W-0 |
|              |       |                 | STE   | 3<7:0>       |                  |          |       |
| bit 7        |       |                 |       |              |                  |          | bit 0 |
|              |       |                 |       |              |                  |          |       |
| Legend:      |       |                 |       |              |                  |          |       |
| R = Readable | bit   | W = Writable bi | t     | U = Unimpler | mented bit, read | l as '0' |       |

'0' = Bit is cleared

x = Bit is unknown

#### REGISTER 8-4: DMAxSTB: DMA CHANNEL x RAM START ADDRESS OFFSET REGISTER B

bit 15-0 STB<15:0>: Secondary DMA RAM Start Address bits (source or destination)

'1' = Bit is set

#### REGISTER 8-5: DMAxPAD: DMA CHANNEL x PERIPHERAL ADDRESS REGISTER<sup>(1)</sup>

| R/W-0                                                                | R/W-0 | R/W-0 | R/W-0 | R/W-0           | R/W-0 | R/W-0 | R/W-0 |
|----------------------------------------------------------------------|-------|-------|-------|-----------------|-------|-------|-------|
|                                                                      |       |       | PAD   | <15:8>          |       |       |       |
| bit 15                                                               |       |       |       |                 |       |       | bit 8 |
| R/W-0                                                                | R/W-0 | R/W-0 | R/W-0 | R/W-0           | R/W-0 | R/W-0 | R/W-0 |
|                                                                      |       |       | PAD   | )<7:0>          |       |       |       |
| bit 7                                                                |       |       |       |                 |       |       | bit 0 |
|                                                                      |       |       |       |                 |       |       |       |
| Legend:                                                              |       |       |       |                 |       |       |       |
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |       |       |       | d as '0'        |       |       |       |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is u |       |       |       | x = Bit is unkr | nown  |       |       |

bit 15-0 **PAD<15:0>:** Peripheral Address Register bits

- **Note 1:** If the channel is enabled (i.e., active), writes to this register may result in unpredictable behavior of the DMA channel and should be avoided.
  - **2:** See Table 8-1 for a complete list of peripheral addresses.

© 2009-2012 Microchip Technology Inc.

-n = Value at POR

| U-0             | U-0   | U-0              | U-0   | U-0              | U-0             | R/W-0           | R/W-0               |
|-----------------|-------|------------------|-------|------------------|-----------------|-----------------|---------------------|
| _               | _     | —                | _     | _                |                 | CNT<            | 9:8> <sup>(2)</sup> |
| bit 15          | ·     |                  |       |                  |                 |                 | bit 8               |
|                 |       |                  |       |                  |                 |                 |                     |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0               |
|                 |       |                  | CN    | <7:0>            |                 |                 |                     |
| bit 7           |       |                  |       |                  |                 |                 | bit 0               |
|                 |       |                  |       |                  |                 |                 |                     |
| Legend:         |       |                  |       |                  |                 |                 |                     |
| R = Readable    | bit   | W = Writable     | bit   | U = Unimple      | mented bit, rea | id as '0'       |                     |
| -n = Value at F | POR   | '1' = Bit is set |       | '0' = Bit is cle | eared           | x = Bit is unkr | nown                |

#### REGISTER 8-6: DMAxCNT: DMA CHANNEL x TRANSFER COUNT REGISTER<sup>(1)</sup>

bit 15-10 Unimplemented: Read as '0'

bit 9-0 CNT<9:0>: DMA Transfer Count Register bits<sup>(2)</sup>

**Note 1:** If the channel is enabled (i.e., active), writes to this register may result in unpredictable behavior of the DMA channel and should be avoided.

2: Number of DMA transfers = CNT<9:0> + 1.

| U-0          | U-0                             | U-0              | U-0            | R/C-0             | R/C-0            | R/C-0           | R/C-0         |  |  |  |  |
|--------------|---------------------------------|------------------|----------------|-------------------|------------------|-----------------|---------------|--|--|--|--|
| _            | —                               |                  |                | PWCOL3            | PWCOL2           | PWCOL1          | PWCOL0        |  |  |  |  |
| bit 15       |                                 |                  |                |                   |                  |                 | bit           |  |  |  |  |
|              |                                 |                  |                | <b></b>           | 5/2.4            |                 |               |  |  |  |  |
| U-0          | U-0                             | U-0              | U-0            | R/C-0             | R/C-0            | R/C-0           | R/C-0         |  |  |  |  |
| <br>bit 7    | _                               | _                | _              | XWCOL3            | XWCOL2           | XWCOL1          | XWCOL0<br>bit |  |  |  |  |
|              |                                 |                  |                |                   |                  |                 | bit           |  |  |  |  |
| Legend:      |                                 |                  |                |                   |                  |                 |               |  |  |  |  |
| R = Readab   | le bit                          | W = Writable     | bit            | U = Unimplen      | nented bit, read | d as '0'        |               |  |  |  |  |
| -n = Value a | t POR                           | '1' = Bit is set |                | '0' = Bit is clea | ared             | x = Bit is unkr | nown          |  |  |  |  |
|              |                                 |                  |                |                   |                  |                 |               |  |  |  |  |
| bit 15-12    | -                               | ted: Read as '   |                |                   |                  |                 |               |  |  |  |  |
| bit 11       |                                 |                  | neral Write Co | ollision Flag bit |                  |                 |               |  |  |  |  |
|              |                                 | ision detected   |                |                   |                  |                 |               |  |  |  |  |
|              |                                 | collision detect |                |                   |                  |                 |               |  |  |  |  |
| bit 10       |                                 |                  | neral Write Co | ollision Flag bit |                  |                 |               |  |  |  |  |
|              |                                 | ision detected   | 1              |                   |                  |                 |               |  |  |  |  |
|              |                                 | collision detect |                |                   |                  |                 |               |  |  |  |  |
| bit 9        |                                 | =                | neral write C  | ollision Flag bit |                  |                 |               |  |  |  |  |
|              |                                 | ision detected   | ed             |                   |                  |                 |               |  |  |  |  |
| bit 8        |                                 |                  |                | ollision Flag bit |                  |                 |               |  |  |  |  |
|              |                                 | ision detected   |                | emelen i lag bit  |                  |                 |               |  |  |  |  |
|              | 0 = No write collision detected |                  |                |                   |                  |                 |               |  |  |  |  |
| bit 7-4      | Unimplemen                      | ted: Read as '   | 0'             |                   |                  |                 |               |  |  |  |  |
| bit 3        | -                               |                  |                | ollision Flag bit |                  |                 |               |  |  |  |  |
|              |                                 | ision detected   |                |                   |                  |                 |               |  |  |  |  |
|              | 0 = No write o                  | collision detect | ed             |                   |                  |                 |               |  |  |  |  |
| bit 2        | XWCOL2: Ch                      | nannel 2 DMA I   | RAM Write C    | ollision Flag bit |                  |                 |               |  |  |  |  |
|              | 1 = Write colli                 | ision detected   |                |                   |                  |                 |               |  |  |  |  |
|              | 0 = No write o                  | collision detect | ed             |                   |                  |                 |               |  |  |  |  |
| bit 1        | XWCOL1: Ch                      | nannel 1 DMA     | RAM Write C    | ollision Flag bit |                  |                 |               |  |  |  |  |
|              | 1 = Write colli                 |                  |                |                   |                  |                 |               |  |  |  |  |
|              | 0 = No write o                  | collision detect | ed             |                   |                  |                 |               |  |  |  |  |
| bit 0        |                                 |                  | RAM Write C    | ollision Flag bit |                  |                 |               |  |  |  |  |
|              | 1 = Write colli                 | ision detected   |                |                   |                  |                 |               |  |  |  |  |
|              |                                 | collision detect |                |                   |                  |                 |               |  |  |  |  |

#### REGISTER 8-7: DMACS0: DMA CONTROLLER STATUS REGISTER 0

| REGISTER     | 8-8: DMAC                                                                        | S1: DMA CO                           | NTROLLER      | R STATUS RE      | EGISTER 1        |                 |       |  |  |  |  |  |
|--------------|----------------------------------------------------------------------------------|--------------------------------------|---------------|------------------|------------------|-----------------|-------|--|--|--|--|--|
| U-0          | U-0                                                                              | U-0                                  | U-0           | R-1              | R-1              | R-1             | R-1   |  |  |  |  |  |
| _            | —                                                                                | —                                    | —             |                  | LSTCI            | H<3:0>          |       |  |  |  |  |  |
| bit 15       |                                                                                  |                                      |               |                  |                  |                 | bit   |  |  |  |  |  |
|              |                                                                                  |                                      |               |                  |                  |                 |       |  |  |  |  |  |
| U-0          | U-0                                                                              | U-0                                  | U-0           | R-0              | R-0              | R-0             | R-0   |  |  |  |  |  |
|              | —                                                                                |                                      | —             | PPST3            | PPST2            | PPST1           | PPST0 |  |  |  |  |  |
| bit 7        |                                                                                  |                                      |               |                  |                  |                 | bit   |  |  |  |  |  |
| Legend:      |                                                                                  |                                      |               |                  |                  |                 |       |  |  |  |  |  |
| R = Readab   | le bit                                                                           | W = Writable                         | bit           | U = Unimpler     | mented bit, read | l as '0'        |       |  |  |  |  |  |
| -n = Value a | t POR                                                                            | '1' = Bit is set                     |               | '0' = Bit is cle |                  | x = Bit is unkı | nown  |  |  |  |  |  |
|              |                                                                                  |                                      |               |                  |                  |                 |       |  |  |  |  |  |
| bit 15-12    | Unimplement                                                                      | ted: Read as '                       | 0'            |                  |                  |                 |       |  |  |  |  |  |
| bit 11-8     | LSTCH<3:0>                                                                       | : Last DMA Ch                        | annel Active  | bits             |                  |                 |       |  |  |  |  |  |
|              | 1111 = No DMA transfer has occurred since system Reset                           |                                      |               |                  |                  |                 |       |  |  |  |  |  |
|              | 1110 = Reserved                                                                  |                                      |               |                  |                  |                 |       |  |  |  |  |  |
|              | •                                                                                |                                      |               |                  |                  |                 |       |  |  |  |  |  |
|              | •                                                                                |                                      |               |                  |                  |                 |       |  |  |  |  |  |
|              | •                                                                                |                                      |               |                  |                  |                 |       |  |  |  |  |  |
|              | 0100 = Reser                                                                     |                                      |               |                  |                  |                 |       |  |  |  |  |  |
|              |                                                                                  | lata transfer wa<br>lata transfer wa |               |                  |                  |                 |       |  |  |  |  |  |
|              |                                                                                  | lata transfer w                      |               |                  |                  |                 |       |  |  |  |  |  |
|              |                                                                                  | lata transfer w                      |               |                  |                  |                 |       |  |  |  |  |  |
| bit 7-4      |                                                                                  | ted: Read as '                       | •             |                  |                  |                 |       |  |  |  |  |  |
| bit 3        | PPST3: Chan                                                                      | inel 3 Ping-Por                      | ng Mode Stati | us Flag bit      |                  |                 |       |  |  |  |  |  |
|              | PPST3: Channel 3 Ping-Pong Mode Status Flag bit<br>1 = DMA3STB register selected |                                      |               |                  |                  |                 |       |  |  |  |  |  |
|              | 0 = DMA3STA register selected                                                    |                                      |               |                  |                  |                 |       |  |  |  |  |  |
| bit 2        | PPST2: Chan                                                                      | inel 2 Ping-Por                      | ng Mode Stati | us Flag bit      |                  |                 |       |  |  |  |  |  |
|              |                                                                                  | 3 register seled                     |               |                  |                  |                 |       |  |  |  |  |  |
|              |                                                                                  | A register seled                     |               |                  |                  |                 |       |  |  |  |  |  |
| bit 1        |                                                                                  | inel 1 Ping-Por                      | -             | us Flag bit      |                  |                 |       |  |  |  |  |  |
|              |                                                                                  | 3 register seled                     |               |                  |                  |                 |       |  |  |  |  |  |
|              |                                                                                  | A register selec                     |               | <b>-</b> ,       |                  |                 |       |  |  |  |  |  |
| bit 0        |                                                                                  | inel 0 Ping-Por                      | -             | us Flag bit      |                  |                 |       |  |  |  |  |  |
|              |                                                                                  | B register selector                  |               |                  |                  |                 |       |  |  |  |  |  |
|              | 0 = DIVIAUS IA                                                                   | A register seled                     | leu           |                  |                  |                 |       |  |  |  |  |  |

#### REGISTER 8-8: DMACS1: DMA CONTROLLER STATUS REGISTER 1

| R-0                                                                  | R-0              | R-0                                            | R-0                         | R-0                                                                                       | R-0                                                                                                   | R-0                                                                                                        |
|----------------------------------------------------------------------|------------------|------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
|                                                                      |                  | DSAD                                           | R<15:8>                     |                                                                                           |                                                                                                       |                                                                                                            |
|                                                                      |                  |                                                |                             |                                                                                           |                                                                                                       | bit 8                                                                                                      |
|                                                                      |                  |                                                |                             |                                                                                           |                                                                                                       |                                                                                                            |
| R-0                                                                  | R-0              | R-0                                            | R-0                         | R-0                                                                                       | R-0                                                                                                   | R-0                                                                                                        |
|                                                                      |                  | DSAI                                           | DR<7:0>                     |                                                                                           |                                                                                                       |                                                                                                            |
|                                                                      |                  |                                                |                             |                                                                                           |                                                                                                       | bit 0                                                                                                      |
|                                                                      |                  |                                                |                             |                                                                                           |                                                                                                       |                                                                                                            |
|                                                                      |                  |                                                |                             |                                                                                           |                                                                                                       |                                                                                                            |
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |                  |                                                |                             |                                                                                           |                                                                                                       |                                                                                                            |
| OR                                                                   | '1' = Bit is set | is set '0' = Bit is cleared x = Bit is unknown |                             |                                                                                           |                                                                                                       | nown                                                                                                       |
|                                                                      | R-0              | R-0 R-0                                        | R-0 R-0 R-0<br>DSAD<br>DSAD | DSADR<15:8>           R-0         R-0         R-0           DSADR<7:0>         DSADR<7:0> | DSADR<15:8>           R-0         R-0         R-0         R-0           DSADR<7:0>         DSADR<7:0> | DSADR<15:8> $R-0 R-0 R-0 R-0 R-0 R-0$ $DSADR<7:0>$ Dit W = Writable bit U = Unimplemented bit, read as '0' |

#### REGISTER 8-9: DSADR: MOST RECENT DMA RAM ADDRESS

bit 15-0 DSADR<15:0>: Most Recent DMA RAM Address Accessed by DMA Controller bits

NOTES:

### 9.0 OSCILLATOR CONFIGURATION

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 42. "Oscillator (Part IV)" (DS70307) in the "dsPIC33F/ PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The oscillator system provides:

- External and internal oscillator options as clock sources
- An on-chip Phase-Locked Loop (PLL) to scale the internal operating frequency to the required system clock frequency
- An internal FRC oscillator that can also be used with the PLL, thereby allowing full-speed operation without any external clock generation hardware
- Clock switching between various clock sources
- Programmable clock postscaler for system power savings
- A Fail-Safe Clock Monitor (FSCM) that detects clock failure and takes fail-safe measures
- A Clock Control register (OSCCON)
- Nonvolatile Configuration bits for main oscillator selection.
- Auxiliary PLL for ADC and PWM

A simplified diagram of the oscillator system is shown in Figure 9-1.



#### FIGURE 9-1: OSCILLATOR SYSTEM DIAGRAM

#### 9.1 CPU Clocking System

The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices provide six system clock options:

- Fast RC (FRC) Oscillator
- FRC Oscillator with PLL
- Primary (XT, HS, or EC) Oscillator
- · Primary Oscillator with PLL
- · Low-Power RC (LPRC) Oscillator
- FRC Oscillator with Postscaler
- Secondary (LP) Oscillator

#### 9.1.1 SYSTEM CLOCK SOURCES

The Fast RC (FRC) internal oscillator runs at a nominal frequency of 7.37 MHz. User software can tune the FRC frequency. User software can optionally specify a factor (ranging from 1:2 to 1:256) by which the FRC clock frequency is divided. This factor is selected using the FRCDIV<2:0> (CLKDIV<10:8>) bits.

The primary oscillator can use one of the following as its clock source:

- XT (Crystal): Crystals and ceramic resonators in the range of 3 MHz to 10 MHz. The crystal is connected to the OSC1 and OSC2 pins
- HS (High-Speed Crystal): Crystals in the range of 10 MHz to 50 MHz. The crystal is connected to the OSC1 and OSC2 pins
- EC (External Clock): The external clock signal is directly applied to the OSC1 pin

The secondary (LP) oscillator is designed for low power and uses a 32.768 kHz crystal or ceramic resonator. The LP oscillator uses the SOSCI and SOSCO pins.

The LPRC internal oscIllator runs at a nominal frequency of 32.768 kHz. It is also used as a reference clock by the Watchdog Timer (WDT) and Fail-Safe Clock Monitor (FSCM).

The clock signals generated by the FRC and primary oscillators can be optionally applied to an on-chip Phase-Locked Loop (PLL) to provide a wide range of output frequencies for device operation. PLL configuration is described in Section 9.1.3 "PLL Configuration".

The FRC frequency depends on the FRC accuracy (see Table 27-20) and the value of the FRC Oscillator Tuning register (see Register 9-4).

#### 9.1.2 SYSTEM CLOCK SELECTION

The oscillator source used at a device Power-on Reset event is selected using Configuration bit settings. The oscillator Configuration bit settings are located in the Configuration registers in the program memory. (Refer to Section 24.1 "Configuration Bits" for further details.) The Initial Oscillator Selection Configuration bits, FNOSC<2:0> (FOSCSEL<2:0>), and the Primary Oscillator Mode Select Configuration bits. POSCMD<1:0> (FOSC<1:0>), select the oscillator source that is used at a Power-on Reset. The FRC primary oscillator is the default (unprogrammed) selection.

The Configuration bits allow users to choose among 12 different clock modes, shown in Table 9-1.

The output of the oscillator (or the output of the PLL if a PLL mode has been selected), FOSC, is divided by 2 to generate the device instruction clock (FCY) and the peripheral clock time base (FP). FCY defines the operating speed of the device and speeds up to 50 MIPS are supported by the device architecture.

Instruction execution speed or device operating frequency, FCY, is given by Equation 9-1.

# EQUATION 9-1: DEVICE OPERATING FREQUENCY

FCY = FOSC/2

#### TABLE 9-1: CONFIGURATION BIT VALUES FOR CLOCK SELECTION

| Oscillator Mode                                 | Oscillator Source | POSCMD<1:0> | FNOSC<2:0> | See Note |
|-------------------------------------------------|-------------------|-------------|------------|----------|
| Fast RC Oscillator with Divide-by-N (FRCDIVN)   | Internal          | XX          | 111        | 1, 2     |
| Fast RC Oscillator with Divide-by-16 (FRCDIV16) | Internal          | XX          | 110        | 1        |
| Low-Power RC Oscillator (LPRC)                  | Internal          | XX          | 101        | 1        |
| Secondary Oscillator (SOSC)                     | Secondary         | XX          | 100        | —        |
| Primary Oscillator (HS) with PLL (HSPLL)        | Primary           | 10          | 011        | —        |
| Primary Oscillator (XT) with PLL (XTPLL)        | Primary           | 01          | 011        | —        |
| Primary Oscillator (EC) with PLL (ECPLL)        | Primary           | 00          | 011        | 1        |
| Primary Oscillator (HS)                         | Primary           | 10          | 010        | —        |
| Primary Oscillator (XT)                         | Primary           | 01          | 010        | —        |
| Primary Oscillator (EC)                         | Primary           | 00          | 010        | 1        |
| Fast RC Oscillator with PLL (FRCPLL)            | Internal          | XX          | 001        | 1        |
| Fast RC Oscillator (FRC)                        | Internal          | XX          | 000        | 1        |

Note 1: OSC2 pin function is determined by the OSCIOFNC Configuration bit.

2: This is the default oscillator mode for an unprogrammed (erased) device.

#### 9.1.3 PLL CONFIGURATION

The primary oscillator and internal FRC oscillator can optionally use an on-chip PLL to obtain higher speeds of operation. The PLL provides significant flexibility in selecting the device operating speed. A block diagram of the PLL is shown in Figure 9-2.

The output of the primary oscillator or FRC, denoted as 'FIN', is divided down by a prescale factor (N1) of 2, 3, ... or 33 before being provided to the PLL's Voltage Controlled Oscillator (VCO). The input to the VCO must be selected in the range of 0.8 MHz to 8 MHz. The prescale factor 'N1' is selected using the PLLPRE<4:0> bits (CLKDIV<4:0>).

The PLL Feedback Divisor, selected using the PLLDIV<8:0> bits (PLLFBD<8:0>), provides a factor, 'M', by which the input to the VCO is multiplied. This factor must be selected such that the resulting VCO output frequency is in the range of 100 MHz to 200 MHz.

The VCO output is further divided by a postscale factor, 'N2'. This factor is selected using the PLLPOST<1:0> bits (CLKDIV<7:6>). 'N2' can be either 2, 4 or 8, and must be selected such that the PLL output frequency (Fosc) is in the range of 12.5 MHz to 100 MHz, which generates device operating speeds of 6.25-50 MIPS.

#### FIGURE 9-2: PLL BLOCK DIAGRAM

For a primary oscillator or FRC oscillator, output 'FIN', the PLL output 'FOSC' is given by Equation 9-2.

#### EQUATION 9-2: Fosc CALCULATION

Fosc = FIN \* 
$$\left(\frac{M}{N1*N2}\right)$$

For example, suppose a 10 MHz crystal is being used with the selected oscillator mode of XT with PLL (see Equation 9-3).

- If PLLPRE<4:0> = 0, then N1 = 2. This yields a VCO input of 10/2 = 5 MHz, which is within the acceptable range of 0.8-8 MHz.
- If PLLDIV<8:0> = 0x26, then M = 40. This yields a VCO output of 5 x 40 = 200 MHz, which is within the 100-200 MHz ranged needed.
- If PLLPOST<1:0> = 0, then N2 = 2. This provides a Fosc of 200/2 = 100 MHz. The resultant device operating speed is 100/2 = 40 MIPS.

#### EQUATION 9-3: XT WITH PLL MODE EXAMPLE

| For Fosc            | $\frac{1}{10}$ | • * 000000 | $\frac{40}{1}$ = 50 MIPS |
|---------------------|----------------|------------|--------------------------|
| $rcr = \frac{1}{2}$ | $\frac{1}{2}$  | 2 * 2      | -J = 50  MIPS            |



#### 9.2 Auxiliary Clock Generation

The auxiliary clock generation is used for a peripherals that need to operate at a frequency unrelated to the system clock such as a PWM or ADC.

The primary oscillator and internal FRC oscillator sources can be used with an auxiliary PLL to obtain the auxiliary clock. The auxiliary PLL has a fixed 16x multiplication factor.

The auxiliary clock has the following configuration restrictions:

- For proper PWM operation, auxiliary clock generation must be configured for 120 MHz (see parameter OS56 in Table 27-18 in Section 27.0 "Electrical Characteristics"). If a slower frequency is desired, the PWM Input Clock Prescaler (Divider) Select bits (PCLKDIV<2:0>) should be used.
- To achieve 1.04 ns PWM resolution, the auxiliary clock must use the 16x auxiliary PLL (APLL). All other clock sources will have a minimum PWM resolution of 8 ns.
- If the primary PLL is used as a source for the auxiliary clock, the primary PLL should be configured up to a maximum operation of 30 MIPS or less.

#### 9.3 Reference Clock Generation

The reference clock output logic provides the user with the ability to output a clock signal based on the system clock or the crystal oscillator on a device pin. The user application can specify a wide range of clock scaling prior to outputting the reference clock.

#### 9.4 Oscillator Control Registers

| U-0            | R-y                 | R-y                                          | R-y            | U-0              | R/W-y           | R/W-y                                 | R/W-y       |
|----------------|---------------------|----------------------------------------------|----------------|------------------|-----------------|---------------------------------------|-------------|
|                |                     | COSC<2:0>                                    |                |                  |                 | NOSC<2:0> <sup>(2)</sup>              |             |
| bit 15         |                     |                                              |                |                  |                 |                                       | bit 8       |
| R/W-0          | U-0                 | R-0                                          | U-0            | R/C-0            | U-0             | U-0                                   | R/W-0       |
| CLKLOCK        | 0-0                 | LOCK                                         | 0-0            | CF               | <u> </u>        |                                       | OSWEN       |
| bit 7          |                     | LOOK                                         |                |                  |                 |                                       | bit (       |
|                |                     |                                              |                |                  |                 |                                       |             |
| Legend:        |                     |                                              |                | ration bits on P |                 |                                       |             |
| R = Readable   |                     | W = Writable                                 |                | •                | mented bit, rea |                                       |             |
| -n = Value at  | POR                 | '1' = Bit is set                             |                | '0' = Bit is cle | ared            | x = Bit is unkn                       | own         |
| bit 15         | Unimpleme           | nted: Read as '                              | )'             |                  |                 |                                       |             |
| bit 14-12      | COSC<2:0>           | : Current Oscilla                            | tor Selection  | bits (read-only  | ·)              |                                       |             |
|                | 111 = Fast F        | RC oscillator (FF                            | C) with divide | e-by-n           |                 |                                       |             |
|                |                     | RC oscillator (FF                            |                | e-by-16          |                 |                                       |             |
|                |                     | ower RC oscilla                              |                |                  |                 |                                       |             |
|                |                     | ndary oscillator (                           |                |                  |                 |                                       |             |
|                |                     | ry oscillator (XT,<br>ry oscillator (XT,     |                | IFLL             |                 |                                       |             |
|                |                     | RC oscillator (FF                            |                |                  |                 |                                       |             |
|                |                     | RC oscillator (FF                            |                |                  |                 |                                       |             |
| bit 11         | Unimpleme           | nted: Read as '                              | כ'             |                  |                 |                                       |             |
| bit 10-8       | NOSC<2:0>           | : New Oscillator                             | Selection bit  | S <sup>(2)</sup> |                 |                                       |             |
|                |                     | RC oscillator (FF                            |                |                  |                 |                                       |             |
|                |                     | RC oscillator (FF                            |                | e-by-16          |                 |                                       |             |
|                |                     | Power RC oscilla                             |                |                  |                 |                                       |             |
|                |                     | ndary oscillator (<br>ry oscillator (XT,     |                | PLI              |                 |                                       |             |
|                |                     | ry oscillator (XT,                           |                |                  |                 |                                       |             |
|                |                     | RC oscillator (FF                            |                |                  |                 |                                       |             |
|                | 000 <b>= Fast F</b> | RC oscillator (FF                            | RC)            |                  |                 |                                       |             |
| bit 7          | CLKLOCK:            | Clock Lock Ena                               | ble bit        |                  |                 |                                       |             |
|                |                     | hing is enabled                              |                |                  |                 | = 0b01):                              |             |
|                |                     | witching is disab                            |                |                  |                 |                                       | _           |
| hit G          |                     | -                                            | -              | lock source car  | n be modified   | by clock switching                    |             |
| bit 6<br>bit 5 |                     | n <b>ted:</b> Read as '<br>Lock Status bit ( |                |                  |                 |                                       |             |
| DIL D          |                     | that PLL is in lo                            | • • •          | art un timor in  | acticfied       |                                       |             |
|                |                     | s that PLL is in it                          |                |                  |                 | l is disabled                         |             |
| bit 4          |                     | nted: Read as '                              |                |                  |                 |                                       |             |
| bit 3          | -                   | ail Detect bit (rea                          |                | polication)      |                 |                                       |             |
|                |                     | as detected clo                              |                |                  |                 |                                       |             |
|                |                     | as not detected                              |                |                  |                 |                                       |             |
| bit 2-1        | Unimpleme           | nted: Read as '                              | )'             |                  |                 |                                       |             |
| bit 0          | -                   | cillator Switch E                            |                |                  |                 |                                       |             |
|                |                     | t oscillator switc<br>or switch is com       |                | specified by N   | OSC<2:0> bit    | S                                     |             |
|                |                     | ster require an u<br>PIC24H Family           |                |                  |                 | scillator (Part IV)                   | " (DS70307) |
| <b>2:</b> Dir  | rect clock switcl   | hes between any                              | y primary osc  | illator mode wit | h PLL and FR    | CPLL mode are n<br>plication must swi |             |

| R/W-0         | R/W-0                                                                                                                                  | R/W-1                                                                                 | R/W-1                  | R/W-0                | R/W-0           | R/W-0               | R/W-0      |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------|----------------------|-----------------|---------------------|------------|
| ROI           |                                                                                                                                        | DOZE<2:0>                                                                             |                        | DOZEN <sup>(1)</sup> |                 | FRCDIV<2:0>         |            |
| bit 15        |                                                                                                                                        |                                                                                       |                        |                      |                 |                     | bit        |
| R/W-0         | R/W-1                                                                                                                                  | U-0                                                                                   | R/W-0                  | R/W-0                | R/W-0           | R/W-0               | R/W-0      |
| PLLPO         | OST<1:0>                                                                                                                               | _                                                                                     |                        |                      | PLLPRE<4:       | 0>                  |            |
| bit 7         |                                                                                                                                        |                                                                                       |                        |                      |                 |                     | bit        |
| Legend:       |                                                                                                                                        |                                                                                       |                        |                      |                 |                     |            |
| R = Readabl   | e bit                                                                                                                                  | W = Writable                                                                          | oit                    | U = Unimpler         | nented bit, re  | ad as '0'           |            |
| -n = Value at | POR                                                                                                                                    | '1' = Bit is set                                                                      |                        | '0' = Bit is cle     | ared            | x = Bit is unkn     | own        |
| bit 15        | 1 = Interrupts<br>0 = Interrupts                                                                                                       | s have no effect                                                                      | DOZEN bit a to the DOZ | EN bit               | or clock/periph | eral clock ratio is | set to 1:1 |
| bit 14-12     | DOZE<2:0>:<br>111 = FcY/12<br>110 = FcY/64<br>101 = FcY/32<br>100 = FcY/16<br>011 = FcY/8<br>010 = FcY/4<br>001 = FcY/2<br>000 = FcY/1 | 4<br>2<br>3                                                                           | K Reduction            | Select bits          |                 |                     |            |
| bit 11        | 1 = DOZE<2                                                                                                                             | e Mode Enable<br>::0> field specifi<br>or clock/periphe                               | es the ratio b         |                      | ipheral clocks  | and the process     | or clocks  |
| bit 10-8      | 111 = FRC d<br>110 = FRC d<br>101 = FRC d<br>100 = FRC d<br>011 = FRC d<br>010 = FRC d<br>001 = FRC d                                  | ivide by 256<br>ivide by 64<br>ivide by 32<br>ivide by 16<br>ivide by 8<br>ivide by 4 |                        | or Postscaler bit    | S               |                     |            |
| bit 7-6       | PLLPOST<1<br>11 = Output/8<br>10 = Reserve<br>01 = Output/2<br>00 = Output/2                                                           | 3<br>ed<br>4 (default)                                                                | Output Divide          | er Select bits (al   | so denoted a    | s 'N2', PLL postso  | caler)     |
| bit 5         | Unimplemen                                                                                                                             | ted: Read as '                                                                        | )'                     |                      |                 |                     |            |
| bit 4-0       | PLLPRE<4:0<br>00000 = Inpu<br>00001 = Inpu                                                                                             | ut/2 (default)                                                                        | Detector Inpu          | ut Divider bits (a   | lso denoted a   | as 'N1', PLL presc  | aler)      |
|               | •<br>•<br>11111 = Inpu                                                                                                                 | ut/33                                                                                 |                        |                      |                 |                     |            |

Note 1: This bit is cleared when the ROI bit is set and an interrupt occurs.

| U-0               | U-0                                                                      | U-0                                                 | U-0         | U-0                                | U-0                    | U-0                | R/W-0        |
|-------------------|--------------------------------------------------------------------------|-----------------------------------------------------|-------------|------------------------------------|------------------------|--------------------|--------------|
| _                 |                                                                          | —                                                   |             | —                                  | —                      | _                  | PLLDIV<8>    |
| bit 15            |                                                                          |                                                     | •           |                                    |                        |                    | bit 8        |
|                   |                                                                          |                                                     |             |                                    |                        |                    |              |
| R/W-0             | R/W-0                                                                    | R/W-1                                               | R/W-1       | R/W-0                              | R/W-0                  | R/W-0              | R/W-0        |
|                   |                                                                          |                                                     | PLLD        | IV<7:0>                            |                        |                    |              |
| bit 7             |                                                                          |                                                     |             |                                    |                        |                    | bit (        |
|                   |                                                                          |                                                     |             |                                    |                        |                    |              |
| Legend:           |                                                                          |                                                     |             |                                    |                        |                    |              |
| R = Readab        | ole bit                                                                  | W = Writable                                        | bit         | U = Unimplemented bit, read as '0' |                        |                    |              |
| -n = Value at POR |                                                                          | '1' = Bit is set                                    |             | '0' = Bit is cleared               |                        | x = Bit is unknown |              |
| -n = Value a      | at POR                                                                   | '1' = Bit is set                                    | t           | '0' = Bit is cle                   | ared                   | x = Bit is unl     | known        |
| -n = Value a      | at POR                                                                   | '1' = Bit is set                                    | t           | '0' = Bit is cle                   | ared                   | x = Bit is unl     | known        |
| -n = Value a      |                                                                          |                                                     | -           | ʻ0' = Bit is cle                   | ared                   | x = Bit is unł     | known        |
|                   | Unimplemen                                                               | nted: Read as                                       | ʻ0 <b>'</b> |                                    |                        |                    | known        |
| bit 15-9          | Unimplemer<br>PLLDIV<8:0                                                 | nted: Read as '<br>>: PLL Feedba                    | ʻ0 <b>'</b> |                                    | ared<br>as 'M', PLL mu |                    | (nown        |
| bit 15-9          | Unimplemen                                                               | nted: Read as `<br>>: PLL Feedba<br>= 2             | ʻ0 <b>'</b> |                                    |                        |                    | (nown        |
| bit 15-9          | Unimplemer<br>PLLDIV<8:0<br>000000000                                    | nted: Read as<br>>: PLL Feedba<br>= 2<br>= 3        | ʻ0 <b>'</b> |                                    |                        |                    | (nown        |
| bit 15-9          | Unimplemer<br>PLLDIV<8:0<br>000000000<br>000000001                       | nted: Read as<br>>: PLL Feedba<br>= 2<br>= 3        | ʻ0 <b>'</b> |                                    |                        |                    | <u>known</u> |
| bit 15-9          | Unimplemer<br>PLLDIV<8:0<br>000000000<br>000000001                       | nted: Read as<br>>: PLL Feedba<br>= 2<br>= 3        | ʻ0 <b>'</b> |                                    |                        |                    | <u>known</u> |
| bit 15-9          | Unimplemer<br>PLLDIV<8:0<br>000000000<br>000000001                       | nted: Read as<br>>: PLL Feedba<br>= 2<br>= 3        | ʻ0 <b>'</b> |                                    |                        |                    | <u>known</u> |
| bit 15-9          | Unimplemer<br>PLLDIV<8:03<br>00000000<br>00000001<br>000000010<br>•<br>• | nted: Read as<br>>: PLL Feedba<br>= 2<br>= 3        | ʻ0 <b>'</b> |                                    |                        |                    | <u>known</u> |
| bit 15-9          | Unimplemer<br>PLLDIV<8:03<br>00000000<br>00000001<br>000000010<br>•<br>• | nted: Read as<br>>: PLL Feedba<br>= 2<br>= 3<br>= 4 | ʻ0 <b>'</b> |                                    |                        |                    | <u>KNOWN</u> |

111111111 **= 513** 

٠

| U-0          | U-0               | U-0                                                | U-0           | U-0              | U-0                  | U-0             | U-0   |  |  |  |  |  |
|--------------|-------------------|----------------------------------------------------|---------------|------------------|----------------------|-----------------|-------|--|--|--|--|--|
| —            | —                 | —                                                  | _             | —                | —                    | —               | —     |  |  |  |  |  |
| bit 15       |                   |                                                    |               |                  |                      |                 | bit 8 |  |  |  |  |  |
|              |                   |                                                    |               |                  |                      |                 |       |  |  |  |  |  |
| U-0          | U-0               | R/W-0                                              | R/W-0         | R/W-0            | R/W-0                | R/W-0           | R/W-0 |  |  |  |  |  |
| _            |                   |                                                    |               | TUN              | <5:0> <sup>(1)</sup> |                 |       |  |  |  |  |  |
| bit 7        |                   |                                                    |               |                  |                      |                 | bit 0 |  |  |  |  |  |
|              |                   |                                                    |               |                  |                      |                 |       |  |  |  |  |  |
| Legend:      |                   |                                                    |               |                  |                      |                 |       |  |  |  |  |  |
| R = Readab   | le bit            | W = Writable                                       | bit           | U = Unimpler     | nented bit, read     | d as '0'        |       |  |  |  |  |  |
| -n = Value a | t POR             | '1' = Bit is set                                   |               | '0' = Bit is cle | ared                 | x = Bit is unkr | nown  |  |  |  |  |  |
|              |                   |                                                    |               |                  |                      |                 |       |  |  |  |  |  |
| bit 15-6     | -                 | ented: Read as '                                   |               |                  |                      |                 |       |  |  |  |  |  |
| bit 5-0      |                   | FRC Oscillator 1                                   |               |                  |                      |                 |       |  |  |  |  |  |
|              |                   | Center frequency                                   |               |                  |                      |                 |       |  |  |  |  |  |
|              | 011110 = 0        | Center frequency                                   | + 11.25% (8.2 | 20 MHZ)          |                      |                 |       |  |  |  |  |  |
|              | •                 |                                                    |               |                  |                      |                 |       |  |  |  |  |  |
|              | •                 | •                                                  |               |                  |                      |                 |       |  |  |  |  |  |
|              | 000001 = (        | •<br>000001 = Center frequency + 0.375% (7.40 MHz) |               |                  |                      |                 |       |  |  |  |  |  |
|              |                   | Center frequency                                   |               |                  |                      |                 |       |  |  |  |  |  |
|              | 111111 <b>= (</b> | Center frequency                                   | -0.375% (7.3  | 45 MHz)          |                      |                 |       |  |  |  |  |  |
|              | •                 |                                                    |               |                  |                      |                 |       |  |  |  |  |  |
|              | •                 |                                                    |               |                  |                      |                 |       |  |  |  |  |  |
|              | •                 |                                                    |               |                  |                      |                 |       |  |  |  |  |  |
|              |                   | Center frequency                                   |               |                  |                      |                 |       |  |  |  |  |  |
|              | 100000 = 0        | Center frequency                                   | -12% (6.49 N  | (IHZ)            |                      |                 |       |  |  |  |  |  |

#### REGISTER 9-4: OSCTUN: OSCILLATOR TUNING REGISTER

**Note 1:** OSCTUN functionality has been provided to help customers compensate for temperature effects on the FRC frequency over a wide range of temperatures. The tuning step size is an approximation and is neither characterized nor tested.

| REGISTER      | 9-5: ACLK                                                                                                                    | CON: AUXILI                                                 | ARY CLOC     | K DIVISOR C       | ONTROL RE        | GISTER          |       |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------|-------------------|------------------|-----------------|-------|--|--|
| R/W-0         | R-0                                                                                                                          | R/W-1                                                       | U-0          | U-0               | R/W-1            | R/W-1           | R/W-1 |  |  |
| ENAPLL        | APLLCK                                                                                                                       | SELACLK                                                     | —            | —                 | A                | PSTSCLR<2:0>    | >     |  |  |
| bit 15        |                                                                                                                              |                                                             |              |                   |                  |                 | bit 0 |  |  |
| R/W-0         | R/W-0                                                                                                                        | U-0                                                         | U-0          | U-0               | U-0              | U-0             | U-0   |  |  |
| ASRCSEL       | FRCSEL                                                                                                                       |                                                             |              |                   | —                | —               |       |  |  |
| bit 7         |                                                                                                                              |                                                             |              |                   |                  |                 |       |  |  |
| Legend:       |                                                                                                                              |                                                             |              |                   |                  |                 |       |  |  |
| R = Readable  | e bit                                                                                                                        | W = Writable                                                | bit          | U = Unimpler      | mented bit, read | l as '0'        |       |  |  |
| -n = Value at | POR                                                                                                                          | '1' = Bit is set                                            |              | '0' = Bit is cle  | ared             | x = Bit is unkn | own   |  |  |
| bit 15        | 1 = APLL is $\epsilon$                                                                                                       |                                                             | ble bit      |                   |                  |                 |       |  |  |
|               |                                                                                                                              | 0 = APLL is disabled                                        |              |                   |                  |                 |       |  |  |
| bit 14        | APLLCK: APLL Locked Status bit (read-only)                                                                                   |                                                             |              |                   |                  |                 |       |  |  |
|               | <ul> <li>1 = Indicates that auxiliary PLL is in lock</li> <li>0 = Indicates that auxiliary PLL is not in lock</li> </ul>     |                                                             |              |                   |                  |                 |       |  |  |
| bit 13        | SELACLK: Select Auxiliary Clock Source for Auxiliary Clock Divider bit                                                       |                                                             |              |                   |                  |                 |       |  |  |
|               |                                                                                                                              | Oscillators prov<br>PLL (Fvco) prov                         |              |                   |                  |                 |       |  |  |
| bit 12-11     | Unimplemer                                                                                                                   | nted: Read as '                                             | )'           |                   |                  |                 |       |  |  |
| bit 10-8      | APSTSCLR<2:0>: Auxiliary Clock Output Divider bits                                                                           |                                                             |              |                   |                  |                 |       |  |  |
|               | 111 = Divide<br>110 = Divide<br>101 = Divide<br>100 = Divide<br>011 = Divide<br>010 = Divide<br>001 = Divide<br>000 = Divide | d by 2<br>d by 4<br>d by 8<br>d by 16<br>d by 32<br>d by 64 |              |                   |                  |                 |       |  |  |
| bit 7         | 1 = Primary o                                                                                                                | Select Referenc<br>oscillator is the o<br>input is selected | clock source | ce for Auxiliary  | Clock bit        |                 |       |  |  |
| bit 6         |                                                                                                                              | elect Reference                                             |              | e for Auxiliarv P | LL bit           |                 |       |  |  |
|               | 1 = Select FF                                                                                                                | RC clock for aux                                            | iliary PLL   | -                 |                  |                 |       |  |  |
| hit 5 0       | •                                                                                                                            |                                                             | -            | SRUSEL DIL SE     | sung             |                 |       |  |  |
| bit 5-0       | Unimplemen                                                                                                                   | nted: Read as '                                             | J            |                   |                  |                 |       |  |  |

| REGISTER 9-6     | : REFO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | CON: REFEF                                               | RENCE OSC      | ILLATOR CO       | ONTROL REG       | ISTER                |       |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------|------------------|------------------|----------------------|-------|--|--|
| R/W-0            | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W-0                                                    | R/W-0          | R/W-0            | R/W-0            | R/W-0                | R/W-0 |  |  |
| ROON             | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ROSSLP                                                   | ROSEL          |                  | RODIV            | <3:0> <sup>(1)</sup> |       |  |  |
| bit 15           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                          |                |                  |                  |                      | bit 8 |  |  |
| U-0              | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | U-0                                                      | U-0            | U-0              | U-0              | U-0                  | U-0   |  |  |
| _                | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                          | _              | _                | _                | _                    | _     |  |  |
| bit 7            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                          |                |                  |                  |                      | bit 0 |  |  |
| Legend:          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                          |                |                  |                  |                      |       |  |  |
| R = Readable b   | it                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | W = Writable                                             | bit            | U = Unimple      | mented bit, read | d as '0'             |       |  |  |
| -n = Value at PC |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | '1' = Bit is set                                         |                | '0' = Bit is cle |                  | x = Bit is unkr      | nown  |  |  |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                          |                |                  |                  |                      |       |  |  |
|                  | 1 = Reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | rence Oscillato<br>e oscillator out<br>e oscillator out  | out enabled or |                  | n                |                      |       |  |  |
| bit 14           | Unimplemen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ted: Read as '                                           | 0'             |                  |                  |                      |       |  |  |
|                  | 1 = Reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | eference Oscilla<br>e oscillator out<br>e oscillator out | out continues  | to run in Sleep  | )                |                      |       |  |  |
|                  | ROSEL: Reference Oscillator Source Select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                          |                |                  |                  |                      |       |  |  |
|                  | <ul> <li>1 = Oscillator crystal used as the reference clock</li> <li>0 = System clock used as the reference clock</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                          |                |                  |                  |                      |       |  |  |
|                  | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                          |                |                  |                  |                      |       |  |  |
|                  | RODIV<3:0>: Reference Oscillator Divider bits <sup>(1)</sup><br>1111 = Reference clock divided by 32,768<br>1110 = Reference clock divided by 16,384<br>1101 = Reference clock divided by 8,192<br>1100 = Reference clock divided by 2,048<br>1010 = Reference clock divided by 1,024<br>1001 = Reference clock divided by 512<br>1000 = Reference clock divided by 256<br>0111 = Reference clock divided by 128<br>0110 = Reference clock divided by 4<br>0101 = Reference clock divided by 32<br>0100 = Reference clock divided by 32<br>0100 = Reference clock divided by 16<br>0011 = Reference clock divided by 4<br>0010 = Reference clock divided by 4<br>0010 = Reference clock divided by 4 |                                                          |                |                  |                  |                      |       |  |  |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                          | o <b>'</b>     |                  |                  |                      |       |  |  |
|                  | ommplemen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ited: Read as '                                          | U              |                  |                  |                      |       |  |  |

**Note 1:** The reference oscillator output must be disabled (ROON = 0) before writing to these bits.

#### 9.5 Clock Switching Operation

Applications are free to switch among any of the four clock sources (primary, LP, FRC and LPRC) under software control at any time. To limit the possible side effects of this flexibility, dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices have a safeguard lock built into the switch process.

Note: Primary oscillator mode has three different submodes (XT, HS and EC), which are determined by the POSCMD<1:0> Configuration bits. While an application can switch to and from primary oscillator mode in software, it cannot switch among the different primary submodes without reprogramming the device.

#### 9.5.1 ENABLING CLOCK SWITCHING

To enable clock switching, the FCKSM1 Configuration bit in the Configuration register must be programmed to '0'. (Refer to **Section 24.1 "Configuration Bits"** for further details.) If the FCKSM1 Configuration bit is unprogrammed ('1'), the clock switching function and Fail-Safe Clock Monitor function are disabled. This is the default setting.

The NOSC control bits (OSCCON<10:8>) do not control the clock selection when clock switching is disabled. However, the COSC bits (OSCCON<14:12>) reflect the clock source selected by the FNOSC Configuration bits.

The OSWEN control bit (OSCCON<0>) has no effect when clock switching is disabled. It is held at '0' at all times.

#### 9.5.2 OSCILLATOR SWITCHING SEQUENCE

To perform a clock switch, the following basic sequence is required:

- 1. If desired, read the COSC bits (OSCCON<14:12>) to determine the current oscillator source.
- 2. Perform the unlock sequence to allow a write to the OSCCON register high byte.
- Write the appropriate value to the NOSC control bits (OSCCON<10:8>) for the new oscillator source.
- 4. Perform the unlock sequence to allow a write to the OSCCON register low byte.
- 5. Set the OSWEN bit (OSCCON<0>) to initiate the oscillator switch.

Once the basic sequence is completed, the system clock hardware responds automatically as follows:

 The clock switching hardware compares the COSC Status bits with the new value of the NOSC control bits. If they are the same, the clock switch is a redundant operation. In this case, the OSWEN bit is cleared automatically and the clock switch is aborted.

- If a valid clock switch has been initiated, the LOCK (OSCCON<5>) and the CF (OSCCON<3>) Status bits are cleared.
- The new oscillator is turned on by the hardware if it is not currently running. If a crystal oscillator must be turned on, the hardware waits until the Oscillator Start-up Timer (OST) expires. If the new source is using the PLL, the hardware waits until a PLL lock is detected (LOCK = 1).
- 4. The hardware waits for 10 clock cycles from the new clock source and then performs the clock switch.
- The hardware clears the OSWEN bit to indicate a successful clock transition. In addition, the NOSC bit values are transferred to the COSC Status bits.
- 6. The old clock source is turned off at this time, with the exception of LPRC (if WDT or FSCM are enabled) or LP (if LPOSCEN remains set).
  - Note 1: The processor continues to execute code throughout the clock switching sequence. Timing-sensitive code should not be executed during this time.
    - 2: Direct clock switches between any primary oscillator mode with PLL and FRCPLL mode are not permitted. This applies to clock switches in either direction. In these instances, the application must switch to FRC mode as a transition clock source between the two PLL modes.
    - 3: Refer to Section 42. "Oscillator (Part IV)" (DS70307) in the "dsPIC33F/PIC24H Family Reference Manual" for details.

#### 9.6 Fail-Safe Clock Monitor (FSCM)

The Fail-Safe Clock Monitor (FSCM) allows the device to continue to operate even in the event of an oscillator failure. The FSCM function is enabled by programming. If the FSCM function is enabled, the LPRC internal oscillator runs at all times (except during Sleep mode) and is not subject to control by the Watchdog Timer.

In the event of an oscillator failure, the FSCM generates a clock failure trap event and switches the system clock over to the FRC oscillator. Then, the application program can either attempt to restart the oscillator or execute a controlled shutdown. The trap can be treated as a warm Reset by simply loading the Reset address into the oscillator fail trap vector.

If the PLL multiplier is used to scale the system clock, the internal FRC is also multiplied by the same factor on clock failure. Essentially, the device switches to FRC with PLL on a clock failure.

#### 10.0 POWER-SAVING FEATURES

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 9. "Watchdog Timer and Power-Saving Modes" (DS70196) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 devices provide the ability to manage power consumption by selectively managing clocking to the CPU and the peripherals. In general, a lower clock frequency and a reduction in the number of circuits being clocked constitutes lower consumed power. Devices can manage power consumption in four different ways:

- Clock Frequency
- Instruction-Based Sleep and Idle modes
- · Software-Controlled Doze mode
- · Selective Peripheral Control in Software

Combinations of these methods can be used to selectively tailor an application's power consumption while still maintaining critical application features, such as timing-sensitive communications.

#### 10.1 Clock Frequency and Clock Switching

The devices allow a wide range of clock frequencies to be selected under application control. If the system clock configuration is not locked, users can choose low-power or high-precision oscillators by simply changing the NOSC bits (OSCCON<10:8>). The process of changing a system clock during operation, as well as limitations to the process, are discussed in more detail in Section 9.0 "Oscillator Configuration".

#### 10.2 Instruction-Based Power-Saving Modes

The devices have two special power-saving modes that are entered through the execution of a special PWRSAV instruction. Sleep mode stops clock operation and halts all code execution. Idle mode halts the CPU and code execution, but allows peripheral modules to continue operation. The assembler syntax of the PWRSAV instruction is shown in Example 10-1.

| Note: | SLEEP_MODE and IDLE_MODE are          | Э |
|-------|---------------------------------------|---|
|       | constants defined in the assemble     | r |
|       | include file for the selected device. |   |

Sleep and Idle modes can be exited as a result of an enabled interrupt, WDT time-out or a device Reset. When the device exits these modes, it is said to wake-up.

#### 10.2.1 SLEEP MODE

The following occur in Sleep mode:

- The system clock source is shut down. If an on-chip oscillator is used, it is turned off.
- The device current consumption is reduced to a minimum, provided that no I/O pin is sourcing current.
- The Fail-Safe Clock Monitor does not operate, since the system clock source is disabled.
- The LPRC clock continues to run in Sleep mode if the WDT is enabled.
- The WDT, if enabled, is automatically cleared prior to entering Sleep mode.
- Some device features or peripherals may continue to operate. This includes the items such as the input change notification on the I/O ports or peripherals that use an external clock input.
- Any peripheral that requires the system clock source for its operation is disabled.

The device will wake-up from Sleep mode on any of these events:

- · Any interrupt source that is individually enabled
- Any form of device Reset
- A WDT time-out

On wake-up from Sleep mode, the processor restarts with the same clock source that was active when Sleep mode was entered.

#### EXAMPLE 10-1: PWRSAV INSTRUCTION SYNTAX

PWRSAV #SLEEP\_MODE ; Put the device into SLEEP mode
PWRSAV #IDLE\_MODE ; Put the device into IDLE mode

#### 10.2.2 IDLE MODE

The following occur in Idle mode:

- The CPU stops executing instructions.
- The WDT is automatically cleared.
- The system clock source remains active. By default, all peripheral modules continue to operate normally from the system clock source, but can also be selectively disabled (see Section 10.5 "Peripheral Module Disable").
- If the WDT or FSCM is enabled, the LPRC also remains active.

The device will wake-up from Idle mode on any of these events:

- Any interrupt that is individually enabled
- Any device Reset
- A WDT time-out

On wake-up from Idle mode, the clock is reapplied to the CPU and instruction execution will begin (2-4 clock cycles later), starting with the instruction following the PWRSAV instruction, or the first instruction in the ISR.

#### 10.2.3 INTERRUPTS COINCIDENT WITH POWER SAVE INSTRUCTIONS

Any interrupt that coincides with the execution of a PWRSAV instruction is held off until entry into Sleep or Idle mode has completed. The device then wakes up from Sleep or Idle mode.

#### 10.3 Doze Mode

The preferred strategies for reducing power consumption are changing clock speed and invoking one of the power-saving modes. In some circumstances, this may not be practical. For example, it may be necessary for an application to maintain uninterrupted synchronous communication, even while it is doing nothing else. Reducing system clock speed can introduce communication errors, while using a power-saving mode can stop communications completely.

Doze mode is a simple and effective alternative method to reduce power consumption while the device is still executing code. In this mode, the system clock continues to operate from the same source and at the same speed. Peripheral modules continue to be clocked at the same speed, while the CPU clock speed is reduced. Synchronization between the two clock domains is maintained, allowing the peripherals to access the SFRs while the CPU executes code at a slower rate. Doze mode is enabled by setting the DOZEN bit (CLKDIV<11>). The ratio between peripheral and core clock speed is determined by the DOZE<2:0> bits (CLKDIV<14:12>). There are eight possible configurations, from 1:1 to 1:128, with 1:1 being the default setting.

Programs can use Doze mode to selectively reduce power consumption in event-driven applications. This allows clock-sensitive functions, such as synchronous communications, to continue without interruption while the CPU idles, waiting for something to invoke an interrupt routine. An automatic return to full-speed CPU operation on interrupts can be enabled by setting the ROI bit (CLKDIV<15>). By default, interrupt events have no effect on Doze mode operation.

For example, suppose the device is operating at 20 MIPS and the CAN module has been configured for 500 kbps based on this device operating speed. If the device is placed in Doze mode with a clock frequency ratio of 1:4, the CAN module continues to communicate at the required bit rate of 500 kbps, but the CPU now starts executing instructions at a frequency of 5 MIPS.

#### 10.4 PWM Power-Saving Features

Typically, many applications need either a high resolution duty cycle or phase offset (for fixed frequency operation) or a high resolution PWM period for variable frequency modes of operation (such as Resonant mode). Very few applications require both high resolution modes simultaneously.

The HRPDIS and the HRDDIS bits in the AUXCONx registers permit the user to disable the circuitry associated with the high resolution duty cycle and PWM period to reduce the operating current of the device.

If the HRDDIS bit is set, the circuitry associated with the high resolution duty cycle, phase offset, and dead time for the respective PWM generator is disabled. If the HRPDIS bit is set, the circuitry associated with the high resolution PWM period for the respective PWM generator is disabled.

When the HRPDIS bit is set, the smallest unit of measure for the PWM period is 8.32 ns.

If the HRDDIS bit is set, the smallest unit of measure for the PWM duty cycle, phase offset and dead time is 8.32 ns.

#### 10.5 Peripheral Module Disable

The Peripheral Module Disable (PMD) registers provide a method to disable a peripheral module by stopping all clock sources supplied to that module. When a peripheral is disabled using the appropriate PMD control bit, the peripheral is in a minimum power consumption state. The control and STATUS registers associated with the peripheral are also disabled, so writes to those registers will have no effect and read values will be invalid.

A peripheral module is enabled only if both the associated bit in the PMD register is cleared and the peripheral is supported by the specific dsPIC<sup>®</sup> DSC variant. If the peripheral is present in the device, it is enabled in the PMD register by default.

Note: If a PMD bit is set, the corresponding module is disabled after a delay of one instruction cycle. Similarly, if a PMD bit is cleared, the corresponding module is enabled after a delay of one instruction cycle (assuming the module control registers are already configured to enable module operation).

| R/W-0        | R/W-0                                                            | R/W-0                                    | R/W-0   | R/W-0             | R/W-0           | R/W-0                | U-0   |  |
|--------------|------------------------------------------------------------------|------------------------------------------|---------|-------------------|-----------------|----------------------|-------|--|
| T5MD         | T4MD                                                             | T3MD                                     | T2MD    | T1MD              | QEI1MD          | PWMMD <sup>(1)</sup> |       |  |
| bit 15       | 11110                                                            | Tomb                                     | 12110   | 11110             | QLINID          |                      | bit   |  |
|              |                                                                  |                                          |         |                   |                 |                      |       |  |
| R/W-0        | R/W-0                                                            | R/W-0                                    | R/W-0   | R/W-0             | U-0             | R/W-0                | R/W-0 |  |
| I2C1MD       | U2MD                                                             | U1MD                                     | SPI2MD  | SPI1MD            | _               | C1MD                 | ADCMD |  |
| bit 7        | 022                                                              | •                                        | 0       | 0                 |                 | 0                    | bit   |  |
|              |                                                                  |                                          |         |                   |                 |                      |       |  |
| Legend:      |                                                                  |                                          |         |                   |                 |                      |       |  |
| R = Readab   | le bit                                                           | W = Writable                             | bit     | U = Unimplem      | nented bit, rea | d as '0'             |       |  |
| -n = Value a | t POR                                                            | '1' = Bit is set                         |         | '0' = Bit is clea |                 | x = Bit is unkno     | own   |  |
|              |                                                                  |                                          |         |                   |                 |                      |       |  |
| bit 15       | T5MD: Timer                                                      | 5 Module Disal                           | ole bit |                   |                 |                      |       |  |
|              | 1 = Timer5 m                                                     | odule is disabl                          | ed      |                   |                 |                      |       |  |
|              | 0 = Timer5 m                                                     | odule is enable                          | ed      |                   |                 |                      |       |  |
| bit 14       | -                                                                | 4 Module Disa                            |         |                   |                 |                      |       |  |
|              | 1 = Timer4 module is disabled<br>0 = Timer4 module is enabled    |                                          |         |                   |                 |                      |       |  |
| bit 13       | • • • • • • • • • • • • • • • • • • • •                          |                                          |         |                   |                 |                      |       |  |
| DIL 15       | T3MD: Timer3 Module Disable bit<br>1 = Timer3 module is disabled |                                          |         |                   |                 |                      |       |  |
|              |                                                                  | odule is enable                          |         |                   |                 |                      |       |  |
| bit 12       | T2MD: Timer2 Module Disable bit                                  |                                          |         |                   |                 |                      |       |  |
|              | -                                                                | odule is disable<br>odule is enable      |         |                   |                 |                      |       |  |
| bit 11       | T1MD: Timer1 Module Disable bit                                  |                                          |         |                   |                 |                      |       |  |
|              | -                                                                | odule is disable<br>odule is enable      |         |                   |                 |                      |       |  |
| bit 10       | <b>QEI1MD:</b> QEI1 Module Disable bit                           |                                          |         |                   |                 |                      |       |  |
|              | 1 = QEI1 module is disabled                                      |                                          |         |                   |                 |                      |       |  |
|              |                                                                  | dule is enabled                          |         |                   |                 |                      |       |  |
| bit 9        |                                                                  | /M Module Dis                            |         |                   |                 |                      |       |  |
|              |                                                                  | dule is disabled                         |         |                   |                 |                      |       |  |
| bit 8        |                                                                  | dule is enablec<br><b>ted:</b> Read as ' |         |                   |                 |                      |       |  |
| bit 7        | •                                                                |                                          |         |                   |                 |                      |       |  |
|              | I2C1MD: I2C1 Module Disable bit<br>1 = I2C1 module is disabled   |                                          |         |                   |                 |                      |       |  |
|              |                                                                  | ule is enabled                           |         |                   |                 |                      |       |  |
| bit 6        | U2MD: UART                                                       | 2 Module Disa                            | ble bit |                   |                 |                      |       |  |
|              | -                                                                | odule is disabl                          |         |                   |                 |                      |       |  |
| bit 5        |                                                                  | 1 Module Disa                            |         |                   |                 |                      |       |  |
|              | -                                                                | odule is disabl                          |         |                   |                 |                      |       |  |
| bit 4        |                                                                  | 2 Module Disa                            |         |                   |                 |                      |       |  |
|              |                                                                  | lule is disabled                         |         |                   |                 |                      |       |  |

Note 1: Once the PWM module is re-enabled (PWMMD is set to '1' and then set to '0'), all PWM registers must be reinitialized.

REGISTER 10-1: PMD1: PERIPHERAL MODULE DISABLE CONTROL REGISTER 1 (CONTINUED)

- bit 3 SPI1MD: SPI1 Module Disable bit
  - 1 = SPI1 module is disabled
  - 0 = SPI1 module is enabled
- bit 2 Unimplemented: Read as '0'
- bit 1 C1MD: ECAN1 Module Disable bit
  - 1 = ECAN1 module is disabled
  - 0 = ECAN1 module is enabled
- bit 0 ADCMD: ADC Module Disable bit
  - 1 = ADC module is disabled
  - 0 = ADC module is enabled
- **Note 1:** Once the PWM module is re-enabled (PWMMD is set to '1' and then set to '0'), all PWM registers must be reinitialized.

| U-0          | U-0                                                                                          | U-0                              | U-0                                 | R/W-0             | R/W-0            | R/W-0           | R/W-0 |  |  |  |
|--------------|----------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------|-------------------|------------------|-----------------|-------|--|--|--|
|              | —                                                                                            | _                                | —                                   | IC4MD             | IC3MD            | IC2MD           | IC1MD |  |  |  |
| bit 15       | ·                                                                                            |                                  |                                     |                   |                  | •               | bit   |  |  |  |
| U-0          | U-0                                                                                          | U-0                              | U-0                                 | R/W-0             | R/W-0            | R/W-0           | R/W-0 |  |  |  |
| 0-0          | 0-0                                                                                          | 0-0                              | 0-0                                 |                   | OC3MD            | OC2MD           | OC1MD |  |  |  |
| <br>bit 7    |                                                                                              |                                  |                                     | OC4MD             | OCSIVID          | OCZIVID         | bit   |  |  |  |
|              |                                                                                              |                                  |                                     |                   |                  |                 |       |  |  |  |
| Legend:      |                                                                                              |                                  | L 14                                |                   |                  |                 |       |  |  |  |
| R = Readab   |                                                                                              | W = Writable                     |                                     | •                 | nented bit, read |                 |       |  |  |  |
| -n = Value a | IT POR                                                                                       | '1' = Bit is se                  | t                                   | '0' = Bit is clea | ared             | x = Bit is unkr | IOWN  |  |  |  |
| bit 15-12    | Unimplemer                                                                                   | ted: Read as                     | 'O'                                 |                   |                  |                 |       |  |  |  |
| bit 11       | •                                                                                            |                                  | dule Disable b                      | it                |                  |                 |       |  |  |  |
|              |                                                                                              | oture 4 module<br>oture 4 module |                                     |                   |                  |                 |       |  |  |  |
| bit 19       | IC3MD: Input Capture 3 Module Disable bit                                                    |                                  |                                     |                   |                  |                 |       |  |  |  |
|              |                                                                                              | oture 3 module<br>oture 3 module |                                     |                   |                  |                 |       |  |  |  |
| bit 9        |                                                                                              |                                  | dule Disable b                      | it                |                  |                 |       |  |  |  |
|              |                                                                                              | oture 2 module<br>oture 2 module |                                     |                   |                  |                 |       |  |  |  |
| bit 8        | IC1MD: Input Capture 1 Module Disable bit                                                    |                                  |                                     |                   |                  |                 |       |  |  |  |
|              |                                                                                              | oture 1 module<br>oture 1 module |                                     |                   |                  |                 |       |  |  |  |
| bit 7-4      | Unimplemer                                                                                   | ted: Read as                     | <b>'</b> 0 <b>'</b>                 |                   |                  |                 |       |  |  |  |
| bit 3        | OC4MD: Out                                                                                   | put Compare                      | 4 Module Disat                      | ole bit           |                  |                 |       |  |  |  |
|              |                                                                                              |                                  | lule is disabled<br>lule is enabled |                   |                  |                 |       |  |  |  |
| bit 2        | OC3MD: Output Compare 3 Module Disable bit                                                   |                                  |                                     |                   |                  |                 |       |  |  |  |
|              |                                                                                              |                                  | lule is disabled<br>lule is enabled |                   |                  |                 |       |  |  |  |
| bit 1        | OC2MD: Out                                                                                   | put Compare 2                    | 2 Module Disat                      | ole bit           |                  |                 |       |  |  |  |
|              |                                                                                              |                                  | lule is disabled<br>lule is enabled |                   |                  |                 |       |  |  |  |
| bit 0        | -                                                                                            | -                                |                                     | ole bit           |                  |                 |       |  |  |  |
|              | <b>OC1MD:</b> Output Compare 1 Module Disable bit<br>1 = Output Compare 1 module is disabled |                                  |                                     |                   |                  |                 |       |  |  |  |
|              |                                                                                              |                                  | ule is enabled                      |                   |                  |                 |       |  |  |  |

| REGISTER                           |       | J. FERIFIER    |                                         |              |                  |          |       |
|------------------------------------|-------|----------------|-----------------------------------------|--------------|------------------|----------|-------|
| U-0                                | U-0   | U-0            | U-0                                     | U-0          | R/W-0            | U-0      | U-0   |
| _                                  |       | —              |                                         | —            | CMPMD            | —        | _     |
| bit 15                             |       |                |                                         |              |                  |          | bit 8 |
|                                    |       |                |                                         |              |                  |          |       |
| U-0                                | U-0   | R/W-0          | U-0                                     | U-0          | U-0              | R/W-0    | U-0   |
| _                                  | _     | QEI2MD         |                                         | —            | _                | I2C2MD   |       |
| bit 7                              |       |                |                                         |              |                  |          | bit 0 |
| Legend:                            |       |                |                                         |              |                  |          |       |
| R = Readable                       | e bit | W = Writable I | oit                                     | U = Unimplem | nented bit, read | 1 as '0' |       |
| -n = Value at POR '1' = Bit is set |       |                | '0' = Bit is cleared x = Bit is unknown |              |                  |          |       |

#### REGISTER 10-3: PMD3: PERIPHERAL MODULE DISABLE CONTROL REGISTER 3

| bit 15-11 | Unimplemented: Read as '0'                                                                                 |
|-----------|------------------------------------------------------------------------------------------------------------|
| bit 10    | <b>CMPMD:</b> Analog Comparator Module Disable bit                                                         |
|           | <ul><li>1 = Analog Comparator module is disabled</li><li>0 = Analog Comparator module is enabled</li></ul> |
| bit 9-6   | Unimplemented: Read as '0'                                                                                 |
| bit 5     | <b>QEI2MD:</b> QEI2 Module Disable bit                                                                     |
|           | <ul><li>1 = QEI2 module is disabled</li><li>0 = QEI2 module is enabled</li></ul>                           |
| bit 4-2   | Unimplemented: Read as '0'                                                                                 |
| bit 1     | I2C2MD: I2C2 Module Disable bit                                                                            |
|           | 1 = I2C2 module is disabled                                                                                |
|           | 0 = I2C2 module is enabled                                                                                 |
| bit 0     | Unimplemented: Read as '0'                                                                                 |
|           |                                                                                                            |

#### REGISTER 10-4: PMD4: PERIPHERAL MODULE DISABLE CONTROL REGISTER 4

| U-0 U-0 U-0 U-0 R/W-0 U-0 U-0 U-0<br>— — — — REFOMD — — — —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |     |     |     | DIG/(DEE 0 |     |     |       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|-----|-----|------------|-----|-----|-------|
| U-0         U-0         U-0         R/W-0         U-0         U-0           -         -         -         REFOMD         -         -         -           bit 7         -         -         bit 0         -         -         -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | U-0     | U-0 | U-0 | U-0 | U-0        | U-0 | U-0 | U-0   |
| U-0         U-0         U-0         R/W-0         U-0         U-0           —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         Dit 0         Dit 0 <td>—</td> <td>—</td> <td>—</td> <td>—</td> <td>—</td> <td>—</td> <td>—</td> <td></td> | —       | —   | —   | —   | —          | —   | —   |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | bit 15  |     |     |     |            |     |     | bit 8 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |     |     |     |            |     |     |       |
| bit 7 bit 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | U-0     | U-0 | U-0 | U-0 | R/W-0      | U-0 | U-0 | U-0   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | —       | —   | —   | —   | REFOMD     | —   | —   | —     |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | bit 7   | •   | •   |     | •          |     | •   | bit 0 |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |     |     |     |            |     |     |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Legend: |     |     |     |            |     |     |       |

| Logona.           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15-4 | Unimplemented: Read as '0' |
|----------|----------------------------|
|----------|----------------------------|

bit 3 **REFOMD:** Reference Clock Generator Module Disable bit

- 1 = Reference clock generator module is disabled
- 0 = Reference clock generator module is enabled

bit 2-0 Unimplemented: Read as '0'

| REGISTER      | 10-5: PMD6                                        | : PERIPHER                           |                | DISABLE C         | ONTROL RE        | GISTER 6        |        |  |  |
|---------------|---------------------------------------------------|--------------------------------------|----------------|-------------------|------------------|-----------------|--------|--|--|
| R/W-0         | R/W-0                                             | R/W-0                                | R/W-0          | R/W-0             | R/W-0            | R/W-0           | R/W-0  |  |  |
| PWM8MD        | PWM7MD                                            | PWM6MD                               | PWM5MD         | PWM4MD            | PWM3MD           | PWM2MD          | PWM1MD |  |  |
| bit 15        |                                                   |                                      |                |                   |                  |                 | bit    |  |  |
| U-0           | U-0                                               | U-0                                  | U-0            | U-0               | U-0              | U-0             | U-0    |  |  |
| 0-0           | 0-0                                               | 0-0                                  | 0-0            | 0-0               | 0-0              | 0-0             | 0-0    |  |  |
| <br>bit 7     |                                                   | —                                    | —              | —                 |                  | —               | bit    |  |  |
|               |                                                   |                                      |                |                   |                  |                 |        |  |  |
| Legend:       |                                                   |                                      |                |                   |                  |                 |        |  |  |
| R = Readabl   | e bit                                             | W = Writable                         | bit            | U = Unimplem      | nented bit, read | d as '0'        |        |  |  |
| -n = Value at | POR                                               | '1' = Bit is set                     |                | '0' = Bit is clea | ared             | x = Bit is unkr | nown   |  |  |
|               |                                                   |                                      |                |                   |                  |                 |        |  |  |
| bit 15        | PWM8MD: P                                         | WM Generator                         | 8 Module Disa  | ble bit           |                  |                 |        |  |  |
|               | 1 = PWM Ger                                       | = PWM Generator 8 module is disabled |                |                   |                  |                 |        |  |  |
|               | 0 = PWM Ger                                       | nerator 8 modu                       | le is enabled  |                   |                  |                 |        |  |  |
| bit 14        | PWM7MD: PWM Generator 7 Module Disable bit        |                                      |                |                   |                  |                 |        |  |  |
|               | 1 = PWM Generator 7 module is disabled            |                                      |                |                   |                  |                 |        |  |  |
|               | 0 = PWM Ger                                       | nerator 7 modu                       | le is enabled  |                   |                  |                 |        |  |  |
| bit 13        | PWM6MD: PWM Generator 6 Module Disable bit        |                                      |                |                   |                  |                 |        |  |  |
|               | 1 = PWM Generator 6 module is disabled            |                                      |                |                   |                  |                 |        |  |  |
|               | 0 = PWM Ger                                       | nerator 6 modu                       | le is enabled  |                   |                  |                 |        |  |  |
| bit 12        | PWM5MD: PWM Generator 5 Module Disable bit        |                                      |                |                   |                  |                 |        |  |  |
|               | 1 = PWM Generator 5 module is disabled            |                                      |                |                   |                  |                 |        |  |  |
|               | 0 = PWM Generator 5 module is enabled             |                                      |                |                   |                  |                 |        |  |  |
| bit 11        | <b>PWM4MD:</b> PWM Generator 4 Module Disable bit |                                      |                |                   |                  |                 |        |  |  |
|               | 1 = PWM Generator 4 module is disabled            |                                      |                |                   |                  |                 |        |  |  |
|               | 0 = PWM Generator 4 module is enabled             |                                      |                |                   |                  |                 |        |  |  |
| bit 10        | PWM3MD: PWM Generator 3 Module Disable bit        |                                      |                |                   |                  |                 |        |  |  |
|               | 1 = PWM Ger                                       | nerator 3 modu                       | le is disabled |                   |                  |                 |        |  |  |
|               | 0 = PWM Generator 3 module is enabled             |                                      |                |                   |                  |                 |        |  |  |
| bit 9         | PWM2MD: P                                         | WM Generator                         | 2 Module Disa  | ble bit           |                  |                 |        |  |  |
|               | 1 = PWM Ger                                       | nerator 2 modu                       | le is disabled |                   |                  |                 |        |  |  |
|               | 0 = PWM Ger                                       | nerator 2 modu                       | le is enabled  |                   |                  |                 |        |  |  |
| bit 8         | PWM1MD: P                                         | WM Generator                         | 1 Module Disa  | ble bit           |                  |                 |        |  |  |
|               | 1 = PWM Ger                                       | nerator 1 modu                       | le is disabled |                   |                  |                 |        |  |  |
|               | 0 = PWM Ger                                       | nerator 1 modu                       | le is enabled  |                   |                  |                 |        |  |  |
|               |                                                   | ted: Read as '                       | - 1            |                   |                  |                 |        |  |  |

| REGISTER     | R 10-6: PMD7 | : PERIPHER                                                                                          | AL MODULE     | E DISABLE C       | ONTROL RE        | GISTER 7        |        |  |  |
|--------------|--------------|-----------------------------------------------------------------------------------------------------|---------------|-------------------|------------------|-----------------|--------|--|--|
| U-0          | U-0          | U-0                                                                                                 | U-0           | R/W-0             | R/W-0            | R/W-0           | R/W-0  |  |  |
| _            | —            | —                                                                                                   | _             | CMP4MD            | CMP3MD           | CMP2MD          | CMP1MD |  |  |
| bit 15       |              |                                                                                                     |               | •                 |                  | ·               | bit 8  |  |  |
|              |              |                                                                                                     |               |                   |                  |                 |        |  |  |
| U-0          | U-0          | U-0                                                                                                 | U-0           | U-0               | U-0              | U-0             | R/W-0  |  |  |
| _            | <u> </u>     |                                                                                                     | _             |                   |                  | —               | PWM9MD |  |  |
| bit 7        |              |                                                                                                     |               |                   |                  |                 | bit 0  |  |  |
|              |              |                                                                                                     |               |                   |                  |                 |        |  |  |
| Legend:      |              |                                                                                                     |               |                   |                  |                 |        |  |  |
| R = Readab   | ole bit      | W = Writable I                                                                                      | oit           | U = Unimplen      | nented bit, read | 1 as '0'        |        |  |  |
| -n = Value a | at POR       | '1' = Bit is set                                                                                    |               | '0' = Bit is clea | ared             | x = Bit is unkr | nown   |  |  |
|              |              |                                                                                                     |               |                   |                  |                 |        |  |  |
| bit 15-12    | Unimplemen   | ted: Read as 'o                                                                                     | )'            |                   |                  |                 |        |  |  |
| bit 11       | CMP4MD: An   | alog Comparat                                                                                       | or 4 Module D | isable bit        |                  |                 |        |  |  |
|              |              | omparator 4 mc                                                                                      |               |                   |                  |                 |        |  |  |
|              | •            | omparator 4 mc                                                                                      |               |                   |                  |                 |        |  |  |
| bit 10       |              | <b>CMP3MD:</b> Analog Comparator 3 Module Disable bit<br>1 = Analog Comparator 3 module is disabled |               |                   |                  |                 |        |  |  |
|              | 0            | omparator 3 mc                                                                                      |               |                   |                  |                 |        |  |  |
| bit 9        | •            | alog Comparat                                                                                       |               |                   |                  |                 |        |  |  |
|              |              | omparator 2 mc                                                                                      |               |                   |                  |                 |        |  |  |
|              | •            | omparator 2 mc                                                                                      |               |                   |                  |                 |        |  |  |
| bit 8        | CMP1MD: An   | alog Comparat                                                                                       | or 1 Module D | isable bit        |                  |                 |        |  |  |
|              |              | omparator 1 mc                                                                                      |               |                   |                  |                 |        |  |  |
|              | -            | omparator 1 mc                                                                                      |               | ed                |                  |                 |        |  |  |
| bit 7-1      | •            | ted: Read as '0                                                                                     |               |                   |                  |                 |        |  |  |
| bit 0        |              | WM Generator                                                                                        |               | able bit          |                  |                 |        |  |  |
|              |              | nerator 9 modul<br>nerator 9 modul                                                                  |               |                   |                  |                 |        |  |  |
|              |              |                                                                                                     |               |                   |                  |                 |        |  |  |

#### CISTED 10 C E DISARI E CONTROL DECISTER 7

NOTES:

### 11.0 I/O PORTS

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 10. "I/O Ports" (DS70193) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

All of the device pins (except VDD, VSS, MCLR and OSC1/CLKI) are shared among the peripherals and the parallel I/O ports. All I/O input ports feature Schmitt Trigger inputs for improved noise immunity.

#### 11.1 Parallel I/O (PIO) Ports

Generally a parallel I/O port that shares a pin with a peripheral is subservient to the peripheral. The peripheral's output buffer data and control signals are provided to a pair of multiplexers. The multiplexers select whether the peripheral or the associated port has ownership of the output data and control signals of the I/O pin. The logic also prevents "loop through", in which a port's digital output can drive the input of a peripheral that shares the same pin. Figure 11-1 shows how ports are shared with other peripherals and the associated I/O pin to which they are connected.

When a peripheral is enabled and the peripheral is actively driving an associated pin, the use of the pin as a general purpose output pin is disabled. The I/O pin can be read, but the output driver for the parallel port bit is disabled. If a peripheral is enabled, but the peripheral is not actively driving a pin, that pin can be driven by a port.

All port pins have three registers directly associated with their operation as digital I/O. The data direction register (TRISx) determines whether the pin is an input or an output. If the data direction bit is '1', then the pin is an input. All port pins are defined as inputs after a Reset. Reads from the latch (LATx) read the latch. Writes to the latch write the latch. Reads from the port (PORTx) read the port pins, while writes to the port pins write the latch.

Any bit and its associated data and control registers that are not valid for a particular device will be disabled. That means the corresponding LATx and TRISx registers and the port pin will read as zeros.

When a pin is shared with another peripheral or function that is defined as an input only, it is nevertheless regarded as a dedicated port because there is no other competing source of outputs.





© 2009-2012 Microchip Technology Inc.

#### 11.2 Open-Drain Configuration

In addition to the PORT, LAT and TRIS registers for data control, some digital-only port pins can also be individually configured for either digital or open-drain output. This is controlled by the Open-Drain Control register, ODCx, associated with each port. Setting any of the bits configures the corresponding pin to act as an open-drain output.

The open-drain feature allows the generation of outputs higher than VDD (for example, 5V) on any desired 5V tolerant pins by using external pull-up resistors. The maximum open-drain voltage allowed is the same as the maximum VIH specification.

Refer to "**Pin Diagrams**" for the available pins and their functionality.

#### 11.3 Configuring Analog Port Pins

The ADPCFG and TRIS registers control the operation of the analog-to-digital port pins. The port pins that are to function as analog inputs must have their corresponding TRIS bit set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

The ADPCFG and ADPCFG2 registers have a default value of 0x000; therefore, all pins that share ANx functions are analog (not digital) by default.

When the PORT register is read, all pins configured as analog input channels will read as cleared (a low level).

Pins configured as digital inputs will not convert an analog input. Analog levels on any pin defined as a digital input (including the ANx pins) can cause the input buffer to consume current that exceeds the device specifications.

#### 11.4 I/O Port Write/Read Timing

One instruction cycle is required between a port direction change or port write operation and a read operation of the same port. Typically, this instruction would be a NOP. An example is shown in Example 11-1.

#### 11.5 Input Change Notification

The input change notification function of the I/O ports allows the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices to generate interrupt requests to the processor in response to a Change-Of-State (COS) on selected input pins. This feature can detect input Change-Of-States even in Sleep mode, when the clocks are disabled. Depending on the device pin count, up to 30 external signals (CNx pin) can be selected (enabled) for generating an interrupt request on a Change-Of-State.

Four control registers are associated with the CN module. The CNEN1 and CNEN2 registers contain the interrupt enable control bits for each of the CN input pins. Setting any of these bits enables a CN interrupt for the corresponding pins.

Each CN pin also has a weak pull-up connected to it. The pull-ups act as a current source connected to the pin, and eliminate the need for external resistors when the push button or keypad devices are connected. The pull-ups are enabled separately using the CNPU1 and CNPU2 registers, which contain the control bits for each of the CN pins. Setting any of the control bits enables the weak pull-ups for the corresponding pins.

Note: Pull-ups on change notification pins should always be disabled when the port pin is configured as a digital output.

#### EQUATION 11-1: PORT WRITE/READ EXAMPLE

| MOV 0xFF00, W0 ; Configure PORTB<15:8> as inputs |  |
|--------------------------------------------------|--|
| MOV W0, TRISBB ; and PORTB<7:0> as outputs       |  |
| NOP ; Delay 1 cycle                              |  |
| BTSS PORTB, #13 ; Next Instruction               |  |

#### 12.0 TIMER1

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 11. "Timers" (DS70205) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Timer1 module is a 16-bit timer, which can serve as a time counter for the Real-Time Clock (RTC), or operate as a free-running interval timer/counter.

The Timer1 module has the following unique features over other timers:

- Can be operated from the low-power 32.767 kHz crystal oscillator available on the device
- Can be operated in Asynchronous Counter mode from an external clock source.
- The external clock input (T1CK) can optionally be synchronized to the internal device clock and the clock synchronization is performed after the prescaler.

The unique features of Timer1 allow it to be used for Real-Time Clock (RTC) applications. A block diagram of Timer1 is shown in Figure 12-1.

The Timer1 module can operate in one of the following modes:

- Timer mode
- · Gated Timer mode
- · Synchronous Counter mode
- · Asynchronous Counter mode

In Timer and Gated Timer modes, the input clock is derived from the internal instruction cycle clock (FcY). In Synchronous and Asynchronous Counter modes, the input clock is derived from the external clock input at the T1CK pin.

The Timer modes are determined by the following bits:

- Timer Clock Source Control bit: TCS (T1CON<1>)
- Timer Synchronization Control bit: TSYNC (T1CON<2>)
- Timer Gate Control bit: TGATE (T1CON<6>)

The timer control bit settings for different operating modes are given in the Table 12-1.

| Mode                    | TCS | TGATE | TSYNC |
|-------------------------|-----|-------|-------|
| Timer                   | 0   | 0     | х     |
| Gated Timer             | 0   | 1     | Х     |
| Synchronous<br>Counter  | 1   | х     | 1     |
| Asynchronous<br>Counter | 1   | х     | 0     |

#### FIGURE 12-1: 16-BIT TIMER1 MODULE BLOCK DIAGRAM



| R/W-0         | U-0                                                                                                         | R/W-0                            | U-0             | U-0                                     | U-0              | U-0    | U-0 |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------|-----------------------------------------|------------------|--------|-----|--|--|
| TON           |                                                                                                             | TSIDL                            |                 | _                                       | _                | _      | —   |  |  |
| oit 15        |                                                                                                             |                                  |                 |                                         |                  |        | bit |  |  |
|               |                                                                                                             |                                  |                 |                                         |                  |        |     |  |  |
| U-0           | R/W-0                                                                                                       | R/W-0                            | R/W-0           | U-0                                     | R/W-0            | R/W-0  | U-0 |  |  |
| —             | TGATE                                                                                                       | TCKPS                            | S<1:0>          | —                                       | TSYNC            | TCS    | —   |  |  |
| bit 7         |                                                                                                             |                                  |                 |                                         |                  |        | bit |  |  |
| Legend:       |                                                                                                             |                                  |                 |                                         |                  |        |     |  |  |
| R = Readabl   | e bit                                                                                                       | W = Writable                     | bit             | U = Unimpler                            | nented bit, read | as '0' |     |  |  |
| -n = Value at | POR                                                                                                         | '1' = Bit is set                 |                 | '0' = Bit is cleared x = Bit is unknowr |                  |        | own |  |  |
|               |                                                                                                             |                                  |                 |                                         |                  |        |     |  |  |
| bit 15        | TON: Timer1                                                                                                 | On bit                           |                 |                                         |                  |        |     |  |  |
|               | 1 = Starts 16-                                                                                              |                                  |                 |                                         |                  |        |     |  |  |
| hit 11        | 0 = Stops 16-                                                                                               |                                  | 0'              |                                         |                  |        |     |  |  |
| bit 14        | -                                                                                                           | ted: Read as '                   |                 |                                         |                  |        |     |  |  |
| bit 13        | <b>TSIDL:</b> Stop in Idle Mode bit<br>1 = Discontinue module operation when device enters Idle mode        |                                  |                 |                                         |                  |        |     |  |  |
|               |                                                                                                             | module operat                    |                 |                                         | le mode          |        |     |  |  |
| bit 12-7      |                                                                                                             | ted: Read as '                   |                 |                                         |                  |        |     |  |  |
| bit 6         | <b>TGATE:</b> Timer1 Gated Time Accumulation Enable bit                                                     |                                  |                 |                                         |                  |        |     |  |  |
|               | $\frac{\text{When TCS} = 1:}{\text{This bit is ignored.}}$                                                  |                                  |                 |                                         |                  |        |     |  |  |
|               | When TCS = 0:                                                                                               |                                  |                 |                                         |                  |        |     |  |  |
|               |                                                                                                             | e accumulation<br>e accumulation |                 |                                         |                  |        |     |  |  |
| bit 5-4       |                                                                                                             | :Timer1 Input (                  |                 | le Select hits                          |                  |        |     |  |  |
|               | 11 = 1:256                                                                                                  |                                  |                 |                                         |                  |        |     |  |  |
|               | 10 = 1:64                                                                                                   |                                  |                 |                                         |                  |        |     |  |  |
|               | 01 = 1:8                                                                                                    |                                  |                 |                                         |                  |        |     |  |  |
| bit 3         | 00 = 1:1                                                                                                    | tod: Dood on (                   | 0'              |                                         |                  |        |     |  |  |
|               | -                                                                                                           | ted: Read as '                   |                 | obranization Sc                         | loct hit         |        |     |  |  |
| bit 2         | <b>TSYNC:</b> Timer1 External Clock Input Synchronization Select bit<br>When TCS = 1:                       |                                  |                 |                                         |                  |        |     |  |  |
|               | 1 = Synchronize external clock input                                                                        |                                  |                 |                                         |                  |        |     |  |  |
|               | 0 = Do not synchronize external clock input                                                                 |                                  |                 |                                         |                  |        |     |  |  |
|               | When TCS =                                                                                                  |                                  |                 |                                         |                  |        |     |  |  |
| bit 1         | This bit is igno                                                                                            |                                  | D = 1 = =4 + 11 |                                         |                  |        |     |  |  |
|               | TCS: Timer1 Clock Source Select bit                                                                         |                                  |                 |                                         |                  |        |     |  |  |
|               | <ul> <li>1 = External clock from T1CK pin (on the rising edge)</li> <li>0 = Internal clock (Fcy)</li> </ul> |                                  |                 |                                         |                  |        |     |  |  |
|               | 0 = Internal cl                                                                                             | ock (FCY)                        |                 |                                         |                  |        |     |  |  |

#### REGISTER 12-1: T1CON: TIMER1 CONTROL REGISTER

#### 13.0 TIMER2/3/4/5 FEATURES

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 11. "Timers" (DS70205) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

Timer2 and Timer4 are Type B timers that offer the following major features:

- A Type B timer can be concatenated with a Type C timer to form a 32-bit timer
- External clock input (TxCK) is always synchronized to the internal device clock and the clock synchronization is performed after the prescaler.

Figure 13-1 shows a block diagram of the Type B timer.

Timer3 and Timer5 are Type C timers that offer the following major features:

- A Type C timer can be concatenated with a Type B timer to form a 32-bit timer
- At least one Type C timer has the ability to trigger an analog-to-digital conversion.
- The external clock input (TxCK) is always synchronized to the internal device clock and the clock synchronization is performed before the prescaler

A block diagram of the Type C timer is shown in Figure 13-2.

Note: Timer3 is not available on all devices.

#### FIGURE 13-1: TYPE B TIMER BLOCK DIAGRAM (x = 2, 4)





TYPE C TIMER BLOCK DIAGRAM (x = 3, 5)



© 2009-2012 Microchip Technology Inc.

The Timer2/3/4/5 modules can operate in one of the following modes:

- Timer mode
- Gated Timer mode
- Synchronous Counter mode

In Timer and Gated Timer modes, the input clock is derived from the internal instruction cycle clock (FCY). In Synchronous Counter mode, the input clock is derived from the external clock input at the TxCK pin.

The timer modes are determined by the following bits:

- TCS (TxCON<1>): Timer Clock Source Control bit
- TGATE (TxCON<6>): Timer Gate Control bit

Timer control bit settings for different operating modes are given in the Table 13-1.

| Mode                | TCS | TGATE |  |
|---------------------|-----|-------|--|
| Timer               | 0   | 0     |  |
| Gated Timer         | 0   | 1     |  |
| Synchronous Counter | 1   | x     |  |

#### TABLE 13-1: TIMER MODE SETTINGS

#### 13.1 16-bit Operation

To configure any of the timers for individual 16-bit operation:

- 1. Clear the T32 bit corresponding to that timer.
- 2. Select the timer prescaler ratio using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits.
- 4. Load the timer period value into the PRx register.
- 5. If interrupts are required, set the interrupt enable bit, TxIE. Use the priority bits, TxIP<2:0>, to set the interrupt priority.
- 6. Set the TON bit.

#### 13.2 32-bit Operation

A 32-bit timer module can be formed by combining a Type B and a Type C 16-bit timer module. For 32-bit timer operation, the T32 control bit in the Type B Timer Control (TxCON<3>) register must be set. The Type C timer holds the most significant word (msw) and the Type B timer holds the least significant word (lsw) for 32-bit operation.

When configured for 32-bit operation, only the Type B Timer Control (TxCON) register bits are required for setup and control while the Type C Timer Control register bits are ignored (except the TSIDL bit).

For interrupt control, the combined 32-bit timer uses the interrupt enable, interrupt flag and interrupt priority control bits of the Type C timer. The interrupt control and status bits for the Type B timer are ignored during 32-bit timer operation.

The timers that can be combined to form a 32-bit timer are listed in Table 13-2.

#### TABLE 13-2: 32-BIT TIMER

| Type B Timer (Isw) | Type C Timer (msw) |  |  |  |
|--------------------|--------------------|--|--|--|
| Timer2             | Timer3             |  |  |  |
| TImer4             | Timer5             |  |  |  |

A block diagram representation of the 32-bit timer module is shown in Figure 13-3. The 32-timer module can operate in one of the following modes:

- Timer mode
- Gated Timer mode
- · Synchronous Counter mode

To configure the timer features for 32-bit operation:

- 1. Set the T32 control bit.
- 2. Select the prescaler ratio for Timer2 using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the corresponding TCS and TGATE bits.
- 4. Load the timer period value. PR3 contains the most significant word of the value, while PR2 contains the least significant word.
- 5. If interrupts are required, set the interrupt enable bit, T3IE. Use the priority bits, T3IP<2:0>, to set the interrupt priority. While Timer2 controls the timer, the interrupt appears as a Timer3 interrupt.
- 6. Set the corresponding TON bit.





| U-0 R/W-0 R/W-0 R/W-0 R/W-0 U-0 R/W-0 U-0<br>- TGATE TCKPS<1:0> T32 - TCS -<br>it 7 bi<br>agend:<br>& Readable bit W = Writable bit U = Unimplemented bit, read as '0'<br>n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown<br>it 15 <b>TON</b> : Timerx On bit<br><u>When T32 = 1 (in 32-bit Timer mode)</u> :<br>1 = Starts 32-bit TMR::TMRy timer pair<br>0 = Stops 32-bit TMR::TMRy timer pair<br>0 = Stops 32-bit TMR::TMRy timer pair<br>0 = Stops 16-bit timer<br>0 = Stops 16-bit timer<br>1 = Discontinue timer operation when device enters Idle mode<br>0 = Continue timer operation when device enters Idle mode<br>0 = Continue timer operation when device enters Idle mode<br>1 = Discontinue timer operation in Idle mode<br>1 = Discontinue timer operation in Idle mode<br>1 = Gated time accumulation enabled<br>0 = Gotte time accumulation enabled<br>1 = Gated time accumulation enabled<br>1 = 1:256 prescale value<br>1 = 1:26 prescale value<br>1 = 1:32-bit Timerx Input Clock Prescale Select bits<br>1 = 1:26 prescale value<br>1 = 1:34 prescale value<br>1 = 1:34 prescale value<br>1 = 1:34 prescale value<br>1 = TMRx and TMRy form separate 16-bit timer<br>0 = TMRx and TMRy form separate 16-bit timer<br>0 = TMRx and TMRY form separate 16-bit timer<br>1 = Cated Timex CK pin<br>0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | REGISTER | 13-1: TxCO                          | N: TIMER CO                           | NTROL RE     | GISTER (x =    | 2,4)            |          |     |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------|---------------------------------------|--------------|----------------|-----------------|----------|-----|--|--|
| uit 15       juit 15       juit 15         uit 15       TGATE       TCKPS<1:0>       T32       —       TCS       —         it 7       it 7       juit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W-0    | U-0                                 | R/W-0                                 | U-0          | U-0            | U-0             | U-0      | U-0 |  |  |
| U-0 R/W-0 R/W-0 R/W-0 R/W-0 U-0 R/W-0 U-0<br>- TGATE TCKPS<1:0> T32 - TCS -<br>it 7 bi<br>agend:<br>& Readable bit W = Writable bit U = Unimplemented bit, read as '0'<br>n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown<br>it 15 TON: Timerx On bit<br>When T32 = 1 (in 32-bit Timer mode):<br>1 = Starts 32-bit TMR::TMRy timer pair<br>0 = Stops 16-bit timer<br>0 = Stops 16-bit timer<br>0 = Stops 16-bit timer<br>0 = Continue timer operation when device enters Idle mode<br>0 = Continue timer operation in Idle mode<br>1 = Discontinue timer operation in Idle mode<br>1 = Discontinue timer operation when device enters Idle mode<br>0 = Continue timer operation in Idle mode<br>1 = Discontinue timer operation in Idle mode<br>1 = Discontinue timer operation is able bit<br>When TCS = 1:<br>This bit is ignored.<br>When TCS = 0:<br>1 = Gated time accumulation enabled<br>0 = Gated time accumulation enabled<br>1 = 1:256 prescale value<br>10 = 1:36 prescale value<br>10 = 1:4 prescale value<br>10 = 1:4 prescale value<br>10 = 1:4 prescale value<br>10 = 1:1 prescale value<br>10 = 1:1 prescale value<br>10 = 1:1 prescale value<br>10 = TMRx and TMRy form a 32-bit timer<br>0 = TMRx and TMRy form separate 16-bit timer<br>11 = TCS: Timerx Clock Source Select bit<br>12 = Lizemal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | TON      | —                                   | TSIDL                                 | —            |                | —               | —        | —   |  |  |
| −       TGATE       TCKPS<1:0>       T32       −       TCS       −         egend:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | bit 15   |                                     |                                       |              |                |                 |          | bit |  |  |
| −       TGATE       TCKPS<1:0>       T32       −       TCS       −         egend:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | U-0      | R/W-0                               | R/W-0                                 | R/W-0        | R/W-0          | U-0             | R/W-0    | U-0 |  |  |
| agend:         2 = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       TON: Timerx On bit       When T32 = 1 (in 32-bit Timer mode);<br>1 = Starts 32-bit TIMR:/TIMRy timer pair       0 = Stops 32-bit TIMR:/TIMRy timer pair         0 = Stops 32-bit TIMR:/TIMRy timer pair       0 = Stops 12-bit timer       0 = Stops 16-bit timer         0 = Stops 16-bit timer       0 = Stops 16-bit timer       0 = Stops 16-bit timer         0 = Stops 16-bit timer       0 = Stops 16-bit timer       0 = Stops 16-bit timer         0 = Stops 16-bit timer       0 = Continue timer operation when device enters Idle mode       0 = Continue timer operation in Idle mode         bit 13       TSIDL: Stop in Idle Mode bit       1 = Discontinue timer operation in Idle mode       0 = Continue timer operation when device enters Idle mode       0 = Continue timer operation in Idle mode         bit 14       Unimplemented: Read as '0'       TImerx Input Clock Prescale Stops 17, TImerx Input Clock Prescale Stops 17, TImerx Input Clock Prescale Select bits       11 = 1:266 prescale value         0 = 1:16 prescale value       0 = 1:18 prescale value       0 = 1:18 prescale value       0 = 1:18 prescale value         0 = TMRx and TMRy form a 32-bit timer       0 = TMRx and TMRy form separate 16-bit timer       0 = TMRx and TMRy form separate 16-bit timer                                                                                                                                                                                                                                                                                                                                                                                                                   |          | TGATE                               | TCKPS                                 | 6<1:0>       | T32            | _               | TCS      | _   |  |  |
| R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         in = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         iit 15       TON: Timerx On bit <u>When T32 = 1 (in 32-bit Timer mode);</u> 1 = Starts 32-bit TMRx:TMRy timer pair         0 = Stops 32-bit TMRx:TMRy timer pair         0 = Stops 10-bit timer         0 = Continue timer operation when device enters Idle mode         0 = Continue timer operation in Idle mode         0 = Gated time accumulation enabled         0 = Gated time accumulation enabled         0 = Gated time accumulation disabled         0 = Gated time accumulation disabled         0 = 1:1 prescale value         0 = TMRx and TMRy form a 32-bit tim | bit 7    |                                     |                                       |              |                |                 |          | bit |  |  |
| R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         in = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         iit 15       TON: Timerx On bit <u>When T32 = 1 (in 32-bit Timer mode);</u> 1 = Starts 32-bit TMRx:TMRy timer pair         0 = Stops 32-bit TMRx:TMRy timer pair         0 = Stops 10-bit timer         0 = Continue timer operation when device enters Idle mode         0 = Continue timer operation in Idle mode         0 = Gated time accumulation enabled         0 = Gated time accumulation enabled         0 = Gated time accumulation disabled         0 = Gated time accumulation disabled         0 = 1:1 prescale value         0 = TMRx and TMRy form a 32-bit tim | Legend:  |                                     |                                       |              |                |                 |          |     |  |  |
| n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         wit 15       TON: Timerx On bit       When T32 = 1 (in 32-bit Timer mode):<br>1 = Starts 32-bit TMRx:TMRy timer pair<br>0 = Stops 32-bit TMRx:TMRy timer pair<br>0 = Stops 32-bit TMR:TMRy timer pair<br>0 = Stops 16-bit timer         0 = Stops 16-bit timer       0' = Bit is cleared       x = Bit is unknown         0 = Stops 16-bit timer       0' = Bit is cleared       x = Bit is unknown         0 = Stops 16-bit timer       0' = Bit is cleared       x = Bit is unknown         0 = Stops 16-bit timer       0'       = Stops 16-bit timer         0 = Stops 16-bit timer       0'       = Stops 16-bit timer         0 = Stops 16-bit timer       0'       = Stops 16-bit timer         0 = Stops 16-bit timer       0'       = Stops 16-bit timer         0 = Stops 16-bit timer       0'       = Stops 16-bit timer         0 = Stops 10 Idle Mode bit       1 = Discontinue timer operation in Idle mode       0 = Continue timer operation in Idle mode         0 = Continue timer operation in Idle mode       0 = Continue timer operation in Idle mode       0       = Gated Time Accumulation Enable bit         When TCS = 1:<br>This bit is ignored.       When TCS = 0:<br>1 = Gated time accumulation enabled       0 = Gated time accumulation disabled       0 = 1:40 prescale value         0 = 1:1 prescale value       0 = 1:1 prescale value                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -        | le bit                              | W = Writable                          | bit          | U = Unimplei   | mented bit, rea | d as '0' |     |  |  |
| <ul> <li>tit 15 TON: Timerx On bit</li> <li>When T32 = 1 (in 32-bit Timer mode):</li> <li>1 = Starts 32-bit TIMRx:TMRy timer pair</li> <li>0 = Stops 32-bit TIMRx:TMRy timer pair</li> <li>When T32 = 0 (in 16-bit Timer mode):</li> <li>1 = Starts 16-bit timer</li> <li>0 = Stops 16-bit timer operation when device enters Idle mode</li> <li>0 = Continue timer operation in Idle mode</li> <li>0 = Gated time accumulation enabled</li> <li>0 = Gated time accumulation enabled</li> <li>0 = Gated time accumulation enabled</li> <li>0 = 1:40 prescale value</li> <li>0 = 1:40 prescale value</li> <li>0 = 1:40 prescale value</li> <li>0 = 1:10 prescale value</li> <li>0 = 1:11 prescale value</li> <li>0 = 1:11 prescale value</li> <li>0 = 1:11 prescale value</li> <li>0 = TiMRx and TMRy form a 32-bit timer</li> <li>0 = TiMRx and TMRy form a 32-bit timer</li> <li>0 = TiMRx and TMRy form separate 16-bit timer</li> <li>0 = TiMRx and TMRY form separate 16-bit timer</li> <li>0 = TiMRx and TMRY form XCK pin</li> <li>0 = Internal clock (Fosc/2)</li> </ul>                                                     |          |                                     |                                       |              | -              |                 |          | own |  |  |
| When T32 = 1 (in 32-bit Timer mode):         1 = Starts 32-bit TMRx:TMRy timer pair         0 = Stops 32-bit TMRx:TMRy timer pair         When T32 = 0 (in 16-bit Timer mode):         1 = Starts 16-bit timer         0 = Stops 16-bit timer operation when device enters Idle mode         0 = Continue timer operation in Idle mode         bit 12-7         Unimplemented: Read as '0'         When TCS = 1:         This bit is ignored.         When TCS = 0:         1 = Gated time accumulation enabled         0 = Cated time accumulation disabled         1 = 1:256 prescale value         0 = 1:16 prescale value         0 = 1:16 prescal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |                                     |                                       |              |                |                 |          |     |  |  |
| 1 = Starts 32-bit TMRx:TMRy timer pair         0 = Stops 32-bit TMRx:TMRy timer pair         When T32 = 0 (in 16-bit Timer mode):         1 = Starts 16-bit timer         0 = Stops 16-bit timer operation when device enters Idle mode         0 = Continue timer operation in Idle mode         0 = Continue timer operation in Idle mode         bit 12-7         Unimplemented: Read as '0'         When TCS = 0:         1 = Gated time accumulation enabled         0 = Gated time accumulation disabled         0 = Gated time accumulation disabled         0 = Gated time accumulation disabled         1 = 1:265 prescale value         1 = 1:1 Prescale value         0 = 1:1 prescale value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | bit 15   | TON: Timerx                         | On bit                                |              |                |                 |          |     |  |  |
| 1 = Starts 32-bit TMRx:TMRy timer pair         0 = Stops 32-bit TMRx:TMRy timer pair         When T32 = 0 (in 16-bit Timer mode):         1 = Starts 16-bit timer         0 = Stops 16-bit timer operation when device enters Idle mode         0 = Continue timer operation in Idle mode         0 = Continue timer operation in Idle mode         bit 12-7         Unimplemented: Read as '0'         When TCS = 0:         1 = Gated time accumulation enabled         0 = Gated time accumulation disabled         0 = Gated time accumulation disabled         0 = Gated time accumulation disabled         1 = 1:265 prescale value         1 = 1:1 Prescale value         0 = 1:1 prescale value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | When T32 =                          | 1 (in 32-bit Tim                      | er mode):    |                |                 |          |     |  |  |
| When T32 = 0 (in 16-bit Timer mode):         1 = Starts 16-bit timer         0 = Stops 16-bit timer         0 = Continue timer operation when device enters Idle mode         0 = Continue timer operation when device enters Idle mode         0 = Continue timer operation in Idle mode         0 = Gated time accumulation Enable bit         When TCS = 1:<br>This bit is ignored.         When TCS = 0:<br>1 = Gated time accumulation disabled         0 = Gated time accumulation disabled         0 = TKPS-1:0>: Timerx Input Clock Prescale Select bit         1 = TMRx and TMRy form a 32-bit timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          | 1 = Starts 32-                      | -bit TMRx:TMR                         | y timer pair |                |                 |          |     |  |  |
| 1 = Starts 16-bit timer         0 = Stops 16-bit timer         0 = Discontinue timer operation when device enters Idle mode         0 = Continue timer operation when device enters Idle mode         0 = Continue timer operation in Idle mode         0 = Gated time accumulation Enable bit         When TCS = 1:<br>This bit is ignored.         When TCS = 0:<br>1 = Gated time accumulation enabled         0 = Gated time accumulation disabled         0 = Gated time accumulation disabled         1 = 1:256 prescale value         0 = 1:64 prescale value         0 = 1:1; prescale value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                                     | 0 = Stops 32-bit TMRx:TMRy timer pair |              |                |                 |          |     |  |  |
| 0 = Stops 16-bit timer         oit 14       Unimplemented: Read as '0'         oit 13       TSIDL: Stop in Idle Mode bit         1 = Discontinue timer operation when device enters Idle mode       0 = Continue timer operation in Idle mode         0 = Continue timer operation in Idle mode       0 = Continue timer operation in Idle mode         0 = Continue timer operation in Idle mode       0 = Continue timer operation in Idle mode         0 = Continue timer operation in Idle mode       0 = Continue timer operation in Idle mode         o = Continue timer operation when device enters Idle mode       0 = Continue timer operation in Idle mode         o = Continue timer operation in Idle mode       0 = Continue timer operation in Idle mode         o = Continue timer operation in Idle mode       0 = Continue timer operation in Idle mode         vit 12.7       Unimplemented: Read as '0'       1 = Gated time accumulation enabled         vit 5.4       TCKPS<1:0>: Timerx Input Clock Prescale Select bits       11 = 1:256 prescale value         vit 5.4       TCKPS<1:0>: Timerx Mode Select bit       1 = 1:8 prescale value         vit 1 = TMRx and TMRy form a 32-bit timer       0 = TMRx and TMRy form separate 16-bit timer         vit 2       Unimplemented: Read as '0'       1         vit 1       TCS: Timerx Clock Source Select bit       1 = External clock from TxCK pin         vit 1       = External cl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                                     |                                       | er mode):    |                |                 |          |     |  |  |
| bit 14       Unimplemented: Read as '0'         bit 13       TSIDL: Stop in Idle Mode bit         1 = Discontinue timer operation when device enters Idle mode         0 = Continue timer operation in Idle mode         bit 12-7         Unimplemented: Read as '0'         bit 6         TGATE: Timerx Gated Time Accumulation Enable bit         When TCS = 1:         This bit is ignored.         When TCS = 0:         1 = Gated time accumulation enabled         0 = Gated time accumulation disabled         0 = Gated time accumulation disabled         1 = 1:256 prescale value         10 = 1:64 prescale value         10 = 1:64 prescale value         10 = 1:64 prescale value         10 = 1:1 prescale value         10 = TMRx and TMRy form separate 16-bit timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |                                     |                                       |              |                |                 |          |     |  |  |
| sit 13       TSIDL: Stop in Idle Mode bit         1 = Discontinue timer operation when device enters Idle mode         0 = Continue timer operation in Idle mode         vit 12-7       Unimplemented: Read as '0'         sit 6       TGATE: Timerx Gated Time Accumulation Enable bit         When TCS = 1:<br>This bit is ignored.       When TCS = 0:         1 = Gated time accumulation enabled       0 = Gated time accumulation disabled         0 = Gated time accumulation disabled       0 = Gated time accumulation disabled         vit 5-4       TCKPS<1:0>: Timerx Input Clock Prescale Select bits         11 = 1:256 prescale value       10 = 1:26 prescale value         10 = 1:12 prescale value       01 = 1:12 prescale value         01 = 1:12 prescale value       00 = 1:1 prescale value         02 = 1:1 prescale value       01 = 1:12 prescale value         03 = 1:1 prescale value       01 = 1:12 prescale value         03 = 1:1 prescale value       01 = 1:12 prescale value         03 = 1:1 prescale value       01 = 1:12 prescale value         03 = 1:1 prescale value       01 = TMRx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | hit 14   | •                                   |                                       | <b>`</b>     |                |                 |          |     |  |  |
| 1 = Discontinue timer operation when device enters Idle mode         0 = Continue timer operation in Idle mode         0 = TATE: Timerx Gated Time Accumulation Enable bit         When TCS = 1:<br>This bit is ignored.         When TCS = 0:         1 = Gated time accumulation enabled         0 = Gated time accumulation enabled         0 = Gated time accumulation disabled         0 = 1:256 prescale value         1 = 1:256 prescale value         0 = 1:1 prescale value         0 = TMRx and TMRy form a 32-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | bit 13   |                                     |                                       |              |                |                 |          |     |  |  |
| 0 = Continue timer operation in Idle mode         bit 12-7       Unimplemented: Read as '0'         bit 6       TGATE: Timerx Gated Time Accumulation Enable bit         When TCS = 1:       This bit is ignored.         When TCS = 0:       1 = Gated time accumulation enabled         0 = Gated time accumulation enabled       0 = Gated time accumulation disabled         bit 5-4       TCKPS<1:0>: Timerx Input Clock Prescale Select bits         11 = 1:256 prescale value       10 = 1:64 prescale value         10 = 1:64 prescale value       01 = 1:8 prescale value         00 = 1:1 prescale value       00 = 1:1 prescale value         00 = 1:1 prescale value       00 = 1:1 prescale value         00 = 1:1 prescale value       00 = 1:1 prescale value         00 = 1:1 prescale value       00 = 1:1 prescale value         01 = 1:8 prescale value       00 = 1:1 prescale value         01 = 1:8 prescale value       00 = 1:1 prescale value         01 = TMRx and TMRy form a 32-bit timer       0 = TMRx and TMRy form separate 16-bit timer         bit 2       Unimplemented: Read as '0'         bit 1       TCS: Timerx Clock Source Select bit         1 = External clock from TxCK pin       0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          | •                                   |                                       |              |                |                 |          |     |  |  |
| bit 6       TGATE: Timerx Gated Time Accumulation Enable bit         When TCS = 1:       This bit is ignored.         When TCS = 0:       1 = Gated time accumulation enabled         0 = Gated time accumulation disabled       0 = Gated time accumulation disabled         bit 5-4       TCKPS<1:0>: Timerx Input Clock Prescale Select bits         11 = 1:256 prescale value       10 = 1:64 prescale value         10 = 1:64 prescale value       00 = 1:1 prescale value         01 = 1:8 prescale value       00 = 1:1 prescale value         01 = 1:3 prescale value       00 = 1:1 prescale value         01 = 1:3 prescale value       00 = 1:1 prescale value         01 = 1:4 prescale value       00 = 1:1 prescale value         01 = 1:5 prescale value       00 = 1:1 prescale value         01 = 1:8 prescale value       00 = 1:1 prescale value         01 = 1:1 prescale value       00 = 1:1 prescale value         01 = 1:1 prescale value       00 = 1:1 prescale value         01 = TMRx and TMRy form a 32-bit timer       0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer       1 = External clock four TxCK pin         0 = Internal clock from TxCK pin       0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                                     |                                       |              |                |                 |          |     |  |  |
| When TCS = 1:<br>This bit is ignored.         When TCS = 0:<br>1 = Gated time accumulation enabled<br>0 = Gated time accumulation disabled         bit 5-4       TCKPS<1:0>: Timerx Input Clock Prescale Select bits         11 = 1:256 prescale value<br>10 = 1:64 prescale value<br>01 = 1:8 prescale value<br>01 = 1:8 prescale value<br>00 = 1:1 prescale value         bit 3       T32: 32-bit Timerx Mode Select bit<br>1 = TMRx and TMRy form a 32-bit timer<br>0 = TMRx and TMRy form separate 16-bit timer         bit 2       Unimplemented: Read as '0'         bit 1       TCS: Timerx Clock Source Select bit<br>1 = External clock from TxCK pin<br>0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | bit 12-7 |                                     |                                       |              |                |                 |          |     |  |  |
| This bit is ignored.         When TCS = 0:         1 = Gated time accumulation enabled         0 = Gated time accumulation disabled         bit 5-4         TCKPS<1:0>: Timerx Input Clock Prescale Select bits         11 = 1:256 prescale value         10 = 1:64 prescale value         10 = 1:64 prescale value         01 = 1:8 prescale value         00 = 1:1 prescale value         01 = 1:8 prescale value         00 = 1:1 prescale value         00 = 1:1 prescale value         01 = 1:8 prescale value         00 = 1:1 prescale value         01 = 1:8 prescale value         01 = 1:8 prescale value         01 = 1:8 prescale value         01 = 1:1 prescale value         01 = 1:1 prescale value         01 = TMRx and TMRy form a 32-bit timer         0 = TMRx and TMRy form separate 16-bit timer         Dit 1       TCS: Timerx Clock Source Select bit         1 = External clock from TxCK pin       0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | bit 6    | -                                   |                                       |              |                |                 |          |     |  |  |
| When TCS = 0:         1 = Gated time accumulation enabled         0 = Gated time accumulation disabled         bit 5-4       TCKPS<1:0>: Timerx Input Clock Prescale Select bits         11 = 1:256 prescale value         10 = 1:64 prescale value         11 = 1:256 prescale value         11 = 1:8 prescale value         11 = 1:8 prescale value         11 = 1:9 prescale value         11 = 1:10 prescale value         11 = TMRx and TMRy form a 32-bit timer         11 = TMRx and TMRy form separate 16-bit timer         12 Unimplemented: Read as '0'         12 Unimplemented: Read as '0'         12 External clock from TxCK pin         11 = External clock from TxCK pin         12 = Internal clock (FOSC/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          | When TCS = 1:                       |                                       |              |                |                 |          |     |  |  |
| 1 = Gated time accumulation enabled         0 = Gated time accumulation disabled         bit 5-4       TCKPS<1:0>: Timerx Input Clock Prescale Select bits         11 = 1:256 prescale value       10 = 1:64 prescale value         10 = 1:64 prescale value       01 = 1:8 prescale value         01 = 1:8 prescale value       00 = 1:1 prescale value         00 = 1:1 prescale value       00 = 1:1 prescale value         01 = 1:8 prescale value       00 = 1:1 prescale value         00 = 1:1 prescale value       00 = 1:1 prescale value         00 = 1:1 prescale value       00 = 1:1 prescale value         01 = TMRx and TMRy form a 32-bit timer       0 = TMRx and TMRy form separate 16-bit timer         01 = TMRx and TMRy form separate 16-bit timer       0 = TMRx and TMRy form separate 16-bit timer         01 = TCS: Timerx Clock Source Select bit       1 = External clock from TxCK pin         0 = Internal clock (Fosc/2)       0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          | -                                   |                                       |              |                |                 |          |     |  |  |
| TCKPS<1:0>: Timerx Input Clock Prescale Select bits         11 = 1:256 prescale value         10 = 1:64 prescale value         01 = 1:8 prescale value         00 = 1:1 prescale value         00 = 1:1 prescale value         01 = 1:8 prescale value         00 = 1:1 prescale value         01 = 1:8 prescale value         00 = 1:1 prescale value         01 = 1:8 prescale value         01 = 1:8 prescale value         01 = 1:8 prescale value         01 = 1:1 prescale value         01 = TMRx and TMRy form a 32-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form Select bit         1 = External clock from TxCK pin         0 = Internal clock (FOSC/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          | 1 = Gated time accumulation enabled |                                       |              |                |                 |          |     |  |  |
| 10 = 1:64 prescale value         01 = 1:8 prescale value         00 = 1:1 prescale value         oit 3         T32: 32-bit Timerx Mode Select bit         1 = TMRx and TMRy form a 32-bit timer         0 = TMRx and TMRy form separate 16-bit timer         oit 2         Unimplemented: Read as '0'         TCS: Timerx Clock Source Select bit         1 = External clock from TxCK pin         0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | bit 5-4  |                                     |                                       |              | le Select bits |                 |          |     |  |  |
| 01 = 1:8 prescale value         00 = 1:1 prescale value         01 = 1:8 prescale value         00 = 1:1 prescale value         01 = 1:1 prescale value         1 = TMRx and TMRy form a 32-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = Internal clock from TxCK pin         0 = Internal clock (FOSC/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          | 11 <b>= 1:256 p</b> r               | rescale value                         |              |                |                 |          |     |  |  |
| 00 = 1:1 prescale value         bit 3       T32: 32-bit Timerx Mode Select bit         1 = TMRx and TMRy form a 32-bit timer         0 = TMRx and TMRy form separate 16-bit timer         bit 2       Unimplemented: Read as '0'         bit 1       TCS: Timerx Clock Source Select bit         1 = External clock from TxCK pin       0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          | 10 = 1:64 pre                       | escale value                          |              |                |                 |          |     |  |  |
| iit 3       T32: 32-bit Timerx Mode Select bit         1 = TMRx and TMRy form a 32-bit timer         0 = TMRx and TMRy form separate 16-bit timer         bit 2       Unimplemented: Read as '0'         TCS: Timerx Clock Source Select bit         1 = External clock from TxCK pin         0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                     |                                       |              |                |                 |          |     |  |  |
| 1 = TMRx and TMRy form a 32-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = TMRx and TMRy form separate 16-bit timer         0 = Internal clock from TxCK pin         0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | hit 0    | •                                   |                                       | laat hit     |                |                 |          |     |  |  |
| 0 = TMRx and TMRy form separate 16-bit timer         bit 2       Unimplemented: Read as '0'         TCS: Timerx Clock Source Select bit         1 = External clock from TxCK pin         0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DILS     |                                     |                                       |              |                |                 |          |     |  |  |
| Dit 2       Unimplemented: Read as '0'         TCS: Timerx Clock Source Select bit         1 = External clock from TxCK pin         0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |                                     |                                       |              | t timer        |                 |          |     |  |  |
| TCS: Timerx Clock Source Select bit       1 = External clock from TxCK pin       0 = Internal clock (Fosc/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | bit 2    |                                     | •                                     | •            |                |                 |          |     |  |  |
| <ul> <li>1 = External clock from TxCK pin</li> <li>0 = Internal clock (Fosc/2)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | bit 1    | •                                   |                                       |              |                |                 |          |     |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          | 1 = External of                     | clock from TxCl                       |              |                |                 |          |     |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | bit 0    |                                     |                                       | o <b>'</b>   |                |                 |          |     |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |                                     |                                       | -            |                |                 |          |     |  |  |

### **REGISTER 13-1: TxCON: TIMER CONTROL REGISTER (x = 2,4)**

| R/W-0              | U-0                                   | R/W-0                              | U-0                  | U-0                            | U-0             | U-0                | U-0   |
|--------------------|---------------------------------------|------------------------------------|----------------------|--------------------------------|-----------------|--------------------|-------|
| TON <sup>(2)</sup> | _                                     | TSIDL <sup>(1)</sup>               | _                    | —                              | —               | —                  | _     |
| bit 15             |                                       |                                    |                      |                                |                 |                    | bit 8 |
|                    |                                       |                                    |                      |                                |                 |                    |       |
| U-0                | R/W-0                                 | R/W-0                              | R/W-0                | U-0                            | U-0             | R/W-0              | U-0   |
| —                  | TGATE <sup>(2)</sup>                  | TCKPS                              | <1:0> <sup>(2)</sup> | —                              | —               | TCS <sup>(2)</sup> |       |
| bit 7              |                                       |                                    |                      |                                |                 |                    | bit C |
| Legend:            |                                       |                                    |                      |                                |                 |                    |       |
| R = Readab         | le bit                                | W = Writable I                     | hit                  | U = Unimpler                   | mented bit, rea | id as '0'          |       |
| -n = Value a       |                                       | '1' = Bit is set                   |                      | '0' = Bit is cle               |                 | x = Bit is unkn    | own   |
|                    |                                       |                                    |                      |                                |                 |                    |       |
| bit 15             | TON: Timery                           | On bit <sup>(2)</sup>              |                      |                                |                 |                    |       |
|                    | 1 = Starts 16-                        |                                    |                      |                                |                 |                    |       |
|                    | 0 = Stops 16-                         | -                                  |                      |                                |                 |                    |       |
| bit 14             | -                                     | ted: Read as '0                    |                      |                                |                 |                    |       |
| bit 13             | •                                     | n Idle Mode bit                    |                      |                                |                 |                    |       |
|                    |                                       | ue timer operat<br>timer operation |                      | vice enters Idle               | mode            |                    |       |
| bit 12-7           |                                       | ted: Read as '(                    |                      |                                |                 |                    |       |
| bit 6              | •                                     | ery Gated Time                     |                      | n Enable bit <sup>(2)</sup>    |                 |                    |       |
|                    | <u>When TCS =</u><br>This bit is igno | <u>1:</u>                          |                      |                                |                 |                    |       |
|                    | When TCS =                            |                                    |                      |                                |                 |                    |       |
|                    | 1 = Gated tim                         | e accumulation                     |                      |                                |                 |                    |       |
| bit 5-4            | TCKPS<1:0>                            | : Timery Input                     | Clock Presca         | ale Select bits <sup>(2)</sup> | 1               |                    |       |
|                    | 11 <b>= 1:256 pr</b>                  | escale value                       |                      |                                |                 |                    |       |
|                    | 10 = 1:64 pre                         |                                    |                      |                                |                 |                    |       |
|                    | 01 = 1:8 pres<br>00 = 1:1 pres        |                                    |                      |                                |                 |                    |       |
| bit 3-2            | •                                     | ted: Read as '                     | )'                   |                                |                 |                    |       |
| bit 1              | -                                     | Clock Source S                     |                      |                                |                 |                    |       |
|                    | -                                     | clock from TxCl                    |                      |                                |                 |                    |       |
|                    | 0 = Internal cl                       | lock (Fosc/2)                      |                      |                                |                 |                    |       |
|                    |                                       |                                    |                      |                                |                 |                    |       |

#### **REGISTER 13-2:** TyCON: TIMER CONTROL REGISTER (y = 3,5)

**Note 1:** When 32-bit timer operation is enabled (T32 = 1) in the Timer Control register (TxCON<3>), the TSIDL bit must be cleared to operate the 32-bit timer in Idle mode.

2: When the 32-bit timer operation is enabled (T32 = 1) in the Timer Control (TxCON<3>) register, these bits have no effect.

NOTES:

## 14.0 INPUT CAPTURE

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 12. "Input Capture" (DS70198) in the "dsPIC33F/ PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The input capture module is useful in applications requiring frequency (period) and pulse measurement. The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices support up to two input capture channels.

The input capture module captures the 16-bit value of the selected Time Base register when an event occurs at the ICx pin. The events that cause a capture event are listed below in three categories:

- Simple Capture Event modes:
  - Capture timer value on every falling edge of input at ICx pin
  - Capture timer value on every rising edge of input at ICx pin
- Capture timer value on every edge (rising and falling)
- · Prescaler Capture Event modes:
  - Capture timer value on every 4th rising edge of input at ICx pin
  - Capture timer value on every 16th rising edge of input at ICx pin

Each input capture channel can select one of the two 16-bit timers (Timer2 or Timer3) for the time base. The selected timer can use either an internal or external clock.

Other operational features include:

- Device wake-up from capture pin during CPU Sleep and Idle modes
- Interrupt on input capture event
- · 4-word FIFO buffer for capture values
  - Interrupt optionally generated after 1, 2, 3 or 4 buffer locations are filled
- Use of input capture to provide additional sources of external interrupts





## 14.1 Input Capture Registers

## **REGISTER 14-1:** ICxCON: INPUT CAPTURE x CONTROL REGISTER (x = 1, 2)

| U-0             | U-0                                                                                                                                                                               | R/W-0                                 | U-0              | U-0               | U-0            | U-0                | U-0          |  |  |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------|-------------------|----------------|--------------------|--------------|--|--|--|
| _               | _                                                                                                                                                                                 | ICSIDL                                | _                | _                 |                | _                  | _            |  |  |  |
| bit 15          |                                                                                                                                                                                   |                                       |                  |                   |                |                    | bit 8        |  |  |  |
| <b>D</b> 444 0  | <b>D</b> 444 0                                                                                                                                                                    | <b>D</b> 11/2                         |                  |                   | <b>D</b> 444 0 | <b>D</b> 444 0     |              |  |  |  |
| R/W-0           | R/W-0                                                                                                                                                                             | R/W-0                                 | R-0, HC          | R-0, HC           | R/W-0          | R/W-0              | R/W-0        |  |  |  |
|                 | ICI                                                                                                                                                                               | <1:0>                                 | ICOV             | ICBNE             |                | ICM<2:0>           |              |  |  |  |
| bit 7           |                                                                                                                                                                                   |                                       |                  |                   |                |                    | bit (        |  |  |  |
| Legend:         |                                                                                                                                                                                   | HC = Hardward                         | e Clearable bit  |                   |                |                    |              |  |  |  |
| R = Readable    | bit                                                                                                                                                                               | W = Writable b                        | it               | U = Unimplei      | mented bit, re | ad as '0'          |              |  |  |  |
| -n = Value at I | POR                                                                                                                                                                               | '1' = Bit is set                      |                  | '0' = Bit is cle  | ared           | x = Bit is unkno   | own          |  |  |  |
|                 |                                                                                                                                                                                   |                                       |                  |                   |                |                    |              |  |  |  |
| bit 15-14       | Unimplemer                                                                                                                                                                        | nted: Read as '0                      | ,                |                   |                |                    |              |  |  |  |
| bit 13          | ICSIDL: Inpu                                                                                                                                                                      | t Capture Modul                       | e Stop in Idle ( | Control bit       |                |                    |              |  |  |  |
|                 | -                                                                                                                                                                                 | ture module halt                      | -                |                   |                |                    |              |  |  |  |
|                 | 0 = Input cap                                                                                                                                                                     | ture module con                       | tinues to opera  | ate in CPU Idle   | mode           |                    |              |  |  |  |
| bit 12-8        | Unimplemer                                                                                                                                                                        | nted: Read as '0                      | 3                |                   |                |                    |              |  |  |  |
| bit 7           | ICTMR: Inpu                                                                                                                                                                       | t Capture Timer                       | Select bits      |                   |                |                    |              |  |  |  |
|                 |                                                                                                                                                                                   | ntents are captu                      |                  |                   |                |                    |              |  |  |  |
| bit 6-5         | <ul> <li>0 = TMR3 contents are captured on capture event</li> <li>ICI&lt;1:0&gt;: Select Number of Captures per Interrupt bits</li> </ul>                                         |                                       |                  |                   |                |                    |              |  |  |  |
| bit 0 0         | 11 = Interrupt on every fourth capture event                                                                                                                                      |                                       |                  |                   |                |                    |              |  |  |  |
|                 |                                                                                                                                                                                   | t on every third o                    |                  |                   |                |                    |              |  |  |  |
|                 |                                                                                                                                                                                   | t on every secor                      |                  | nt                |                |                    |              |  |  |  |
|                 | -                                                                                                                                                                                 | t on every captu                      |                  |                   |                |                    |              |  |  |  |
| bit 4           | ICOV: Input Capture Overflow Status Flag bit (read-only)                                                                                                                          |                                       |                  |                   |                |                    |              |  |  |  |
|                 | <ul> <li>1 = Input capture overflow occurred</li> <li>0 = No input capture overflow occurred</li> </ul>                                                                           |                                       |                  |                   |                |                    |              |  |  |  |
| bit 3           |                                                                                                                                                                                   | •                                     |                  | nit (read-only)   |                |                    |              |  |  |  |
| bit 5           | ICBNE: Input Capture Buffer Empty Status bit (read-only)<br>1 = Input capture buffer is not empty, at least one more capture value can be read                                    |                                       |                  |                   |                |                    |              |  |  |  |
|                 |                                                                                                                                                                                   | ture buffer is em                     |                  |                   |                |                    |              |  |  |  |
| bit 2-0         | ICM<2:0>: Ir                                                                                                                                                                      | put Capture Mo                        | de Select bits   |                   |                |                    |              |  |  |  |
|                 | <ul> <li>111 = Input capture functions as interrupt pin only when device is in Sleep or Idle mode. Rising edge detect-only, all other control bits are not applicable.</li> </ul> |                                       |                  |                   |                |                    |              |  |  |  |
|                 | 110 = Unused (module disabled)                                                                                                                                                    |                                       |                  |                   |                |                    |              |  |  |  |
|                 |                                                                                                                                                                                   | re mode, every 1                      |                  | 9                 |                |                    |              |  |  |  |
|                 |                                                                                                                                                                                   | re mode, every 4<br>re mode, every ri |                  |                   |                |                    |              |  |  |  |
|                 |                                                                                                                                                                                   | re mode, every fa                     |                  |                   |                |                    |              |  |  |  |
|                 |                                                                                                                                                                                   | re mode, every e                      |                  | d falling). ICI<1 | :0> bits do no | ot control interru | pt generatio |  |  |  |
|                 |                                                                                                                                                                                   | mode.                                 |                  |                   |                |                    |              |  |  |  |
|                 | 000 = Input o                                                                                                                                                                     | apture module t                       | urned off        |                   |                |                    |              |  |  |  |

## 15.0 OUTPUT COMPARE

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 13. "Output Compare" (DS70209) in the "dsPIC33F/ PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The output compare module can select either Timer2 or Timer3 for its time base. The module compares the value of the timer with the value of one or two Compare registers depending on the operating mode selected. The state of the output pin changes when the timer value matches the Compare register value. The output compare module generates either a single output pulse, or a sequence of output pulses, by changing the state of the output pin on the compare match events. The output compare module can also generate interrupts on compare match events.

The output compare module has multiple operating modes:

- Active-Low One-Shot mode
- Active-High One-Shot mode
- Toggle mode
- Delayed One-Shot mode
- · Continuous Pulse mode
- PWM mode without Fault Protection
- PWM mode with Fault Protection

#### FIGURE 15-1: OUTPUT COMPARE MODULE BLOCK DIAGRAM



### 15.1 Output Compare Modes

Configure the Output Compare modes by setting the appropriate Output Compare Mode (OCM<2:0>) bits in the Output Compare Control (OCxCON<2:0>) register. Table 15-1 lists the different bit settings for the Output Compare modes. Figure 15-2 illustrates the output compare operation for various modes. The user

TABLE 15-1: OUTPUT COMPARE MODES

application must disable the associated timer when writing to the Output Compare Control registers to avoid malfunctions.

| Note: | See Section 13. "Output Compare"      |
|-------|---------------------------------------|
|       | (DS70209) in the "dsPIC33F/PIC24H     |
|       | Family Reference Manual" for OCxR and |
|       | OCxRS register restrictions.          |

| OCM<2:0> | Mode                         | OCx Pin Initial State                                                   | OCx Interrupt Generation         |
|----------|------------------------------|-------------------------------------------------------------------------|----------------------------------|
| 000      | Module Disabled              | Controlled by GPIO register                                             | _                                |
| 001      | Active-Low One-Shot          | 0                                                                       | OCx rising edge                  |
| 010      | Active-High One-Shot         | 1                                                                       | OCx falling edge                 |
| 011      | Toggle                       | Current output is maintained                                            | OCx rising and falling edge      |
| 100      | Delayed One-Shot             | 0                                                                       | OCx falling edge                 |
| 101      | Continuous Pulse             | 0                                                                       | OCx falling edge                 |
| 110      | PWM without Fault Protection | '0', if OCxR is zero '1', if OCxR is non-zero                           | No interrupt                     |
| 111      | PWM with Fault Protection    | <ul><li>'0', if OCxR is zero</li><li>'1', if OCxR is non-zero</li></ul> | OCFA falling edge for OC1 to OC4 |





| U-0                               | U-0                                                                                   | R/W-0                                                                                                                               | U-0           | U-0              | U-0   | U-0            | U-0   |  |  |  |
|-----------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------|-------|----------------|-------|--|--|--|
| —                                 | —                                                                                     | OCSIDL                                                                                                                              | —             | _                | —     | _              | _     |  |  |  |
| pit 15                            | ·                                                                                     |                                                                                                                                     |               |                  |       |                | bit 8 |  |  |  |
|                                   |                                                                                       |                                                                                                                                     |               |                  |       |                |       |  |  |  |
| U-0                               | U-0                                                                                   | U-0                                                                                                                                 | R-0, HC       | R/W-0            | R/W-0 | R/W-0          | R/W-0 |  |  |  |
| —                                 | _                                                                                     | <u> </u>                                                                                                                            | OCFLT         | OCTSEL           |       | OCM<2:0>       |       |  |  |  |
| oit 7                             |                                                                                       |                                                                                                                                     |               |                  |       |                | bit C |  |  |  |
|                                   |                                                                                       |                                                                                                                                     |               |                  |       |                |       |  |  |  |
| Legend:                           |                                                                                       | HC = Hardware                                                                                                                       | Clearable bit |                  |       |                |       |  |  |  |
| R = Readable bit W = Writable bit |                                                                                       |                                                                                                                                     |               | U = Unimple      |       | ad as '0'      |       |  |  |  |
| -n = Value at                     | t POR                                                                                 | '1' = Bit is set                                                                                                                    |               | '0' = Bit is cle | eared | x = Bit is unk | nown  |  |  |  |
|                                   |                                                                                       |                                                                                                                                     |               |                  |       |                |       |  |  |  |
| bit 15-14                         | •                                                                                     | nted: Read as '0'                                                                                                                   |               |                  |       |                |       |  |  |  |
| oit 13                            |                                                                                       | OCSIDL: Stop Output Compare in Idle Mode Control bit                                                                                |               |                  |       |                |       |  |  |  |
|                                   |                                                                                       | <ul> <li>1 = Output Compare x halts in CPU Idle mode</li> <li>0 = Output Compare x continues to operate in CPU Idle mode</li> </ul> |               |                  |       |                |       |  |  |  |
| bit 12-5                          | •                                                                                     | nted: Read as '0'                                                                                                                   |               |                  | Je    |                |       |  |  |  |
| bit 4                             | •                                                                                     |                                                                                                                                     |               |                  |       |                |       |  |  |  |
| Л( 4                              |                                                                                       | <b>OCFLT:</b> PWM Fault Condition Status bit<br>1 = PWM Fault condition has occurred (cleared in hardware only)                     |               |                  |       |                |       |  |  |  |
|                                   |                                                                                       | Fault condition h                                                                                                                   |               |                  |       | M<2:0> = 111)  |       |  |  |  |
| bit 3                             |                                                                                       | utput Compare Ti                                                                                                                    | •             |                  |       | ,              |       |  |  |  |
|                                   | 1 = Timer3 is                                                                         | the clock source                                                                                                                    | for Compare x | [                |       |                |       |  |  |  |
|                                   | 0 = Timer2 is                                                                         | s the clock source                                                                                                                  | for Compare x | C                |       |                |       |  |  |  |
| oit 2-0                           | OCM<2:0>: Output Compare Mode Select bits                                             |                                                                                                                                     |               |                  |       |                |       |  |  |  |
|                                   | 111 = PWM mode on OCx, Fault pin enabled<br>110 = PWM mode on OCx, Fault pin disabled |                                                                                                                                     |               |                  |       |                |       |  |  |  |
|                                   |                                                                                       | ze OCx pin low, g                                                                                                                   |               |                  |       | nin            |       |  |  |  |
|                                   |                                                                                       | ze OCx pin low, g                                                                                                                   |               |                  |       |                |       |  |  |  |
|                                   | 011 = Comp                                                                            | are event toggles                                                                                                                   | OCx pin       |                  |       |                |       |  |  |  |
|                                   | 010 = Initialize OCx pin high, compare event forces OCx pin low                       |                                                                                                                                     |               |                  |       |                |       |  |  |  |

001 = Initialize OCx pin low, compare event forces OCx pin high

000 = Output compare channel is disabled

#### **REGISTER 15-1:** OCxCON: OUTPUT COMPARE x CONTROL REGISTER (x = 1, 2)

NOTES:

## 16.0 HIGH-SPEED PWM

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 43. "High-Speed PWM" (DS70323) in the "dsPIC33F/ PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The High-Speed PWM module on the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices supports a wide variety of PWM modes and output formats. This PWM module is ideal for power conversion applications, such as:

- AC/DC Converters
- DC/DC Converters
- Power Factor Correction
- Uninterruptible Power Supply (UPS)
- Inverters
- · Battery Chargers
- Digital Lighting

### 16.1 Features Overview

The High-Speed PWM module incorporates the following features:

- Two master time base modules
- · Up to nine PWM generators with up to 18 outputs
- Two PWM outputs per PWM generator
- Individual time base and duty cycle for each PWM output
- Duty cycle, dead time, phase shift, and frequency resolution of 1.04 ns
- Independent fault and current-limit inputs for eight
   PWM Outputs
- Redundant output
- True Independent output
- Center-Aligned PWM mode
- Output override control
- Chop mode (also known as Gated mode)
- Special Event Trigger
- Prescaler for input clock

- Dual trigger from PWM to Analog-to-Digital Converter (ADC) per PWM period
- PWMxL and PWMxH output pin swapping
- Independent PWM frequency, duty cycle, and phase shift changes
- · Current compensation
- · Enhanced Leading-Edge Blanking (LEB) functionality
- PWM Capture functionality

| Note: | Duty cycle, dead-time, phase shift and |
|-------|----------------------------------------|
|       | frequency resolution is 8.32 ns in     |
|       | Center-Aligned PWM mode.               |

Figure 16-1 conceptualizes the PWM module in a simplified block diagram. Figure 16-2 illustrates how the module hardware is partitioned for each PWM output pair for the Complementary PWM mode.

The PWM module contains nine PWM generators. The module has up to 18 PWM output pins: PWM1H/ PWM1L through PWM9H/PWM9L. For complementary outputs, these 18 I/O pins are grouped into High/Low pairs.

### 16.2 Feature Description

The PWM module is designed for applications that require:

- High-resolution at high PWM frequencies
- The ability to drive Standard, Edge-Aligned, Center-Aligned Complementary mode, and Push-Pull mode outputs
- The ability to create multiphase PWM outputs

For Center-Aligned mode, the duty cycle, period phase and dead-time resolutions will be 8.32 ns.

Two common, medium power converter topologies are push-pull and half-bridge. These designs require the PWM output signal to be switched between alternate pins, as provided by the Push-Pull PWM mode.

Phase-shifted PWM describes the situation where each PWM generator provides outputs, but the phase relationship between the generator outputs is specifiable and changeable.

Multiphase PWM is often used to improve DC/DC converter load transient response, and reduce the size of output filter capacitors and inductors. Multiple DC/DC converters are often operated in parallel, but phase-shifted in time. A single PWM output operating at 250 kHz has a period of 4  $\mu$ s, but an array of four PWM channels, staggered by 1  $\mu$ s each, yields an effective switching frequency of 1 MHz. Multiphase PWM applications typically use a fixed-phase relationship.

Variable phase PWM is useful in Zero Voltage Transition (ZVT) power converters. Here, the PWM duty cycle is always 50%, and the power flow is controlled by varying the relative phase shift between the two PWM generators.









### 16.3 Control Registers

The following registers control the operation of the High-Speed PWM module.

- PTCON: PWM Time Base Control Register
- PTCON2: PWM Clock Divider Select Register
- PTPER: Primary Master Time Base Period Register<sup>(1,2)</sup>
- SEVTCMP: PWM Special Event Compare Register<sup>(1)</sup>
- STCON: PWM Secondary Master Time Base Control Register
- STCON2: PWM Secondary Clock Divider Select Register 2
- STPER: Secondary Master Time Base Period Register
- SSEVTCMP: PWM Secondary Special Event Compare Register
- CHOP: PWM Chop Clock Generator Register
- MDC: PWM Master Duty Cycle Register
- PWMCONx: PWM Control Register
- PDCx: PWM Generator Duty Cycle Register
- PHASEx: PWM Primary Phase Shift Register
- DTRx: PWM Dead Time Register
- ALTDTRx: PWM Alternate Dead Time Register
- SDCx: PWM Secondary Duty Cycle Register
- SPHASEx: PWM Secondary Phase Shift Register
- TRGCONx: PWM Trigger Control Register
- IOCONx: PWM I/O Control Register
- FCLCONx: PWM Fault Current-Limit Control Register
- TRIGx: PWM Primary Trigger Compare Value Register
- STRIGx: PWM Secondary Trigger Compare Value Register<sup>(1)</sup>
- LEBCONx: Leading-Edge Blanking Control Register
- LEBDLYx: Leading-Edge Blanking Delay Register
- AUXCONx: PWM Auxiliary Control Register
- PWMCAPx: Primary PWM Time Base Capture Register

| REGISTER 1            | 6-1: PTCO     | N: PWM TIM                            | E BASE CO        | NTROL REG          | ISTER               |                        |                       |
|-----------------------|---------------|---------------------------------------|------------------|--------------------|---------------------|------------------------|-----------------------|
| R/W-0                 | U-0           | R/W-0                                 | HS/HC-0          | R/W-0              | R/W-0               | R/W-0                  | R/W-0                 |
| PTEN                  | —             | PTSIDL                                | SESTAT           | SEIEN              | EIPU <sup>(1)</sup> | SYNCPOL <sup>(1)</sup> | SYNCOEN <sup>(1</sup> |
| bit 15                |               |                                       |                  |                    |                     |                        | bit 8                 |
| R/W-0                 | R/W-0         | R/W-0                                 | R/W-0            | R/W-0              | R/W-0               | R/W-0                  | R/W-0                 |
| SYNCEN <sup>(1)</sup> | S             | YNCSRC<2:0>                           | .(1)             |                    | SEVT                | PS<3:0> <sup>(1)</sup> |                       |
| bit 7                 |               |                                       |                  |                    |                     |                        | bit (                 |
| Legend:               |               | HC = Cleared                          | l in Hardware    | HS = Set in I      | Hardware            |                        |                       |
| R = Readable          | bit           | W = Writable                          |                  |                    | mented bit, re      | ad as '0'              |                       |
| -n = Value at F       | POR           | '1' = Bit is set                      |                  | '0' = Bit is cle   |                     | x = Bit is unkr        | iown                  |
|                       |               |                                       |                  |                    |                     |                        |                       |
| bit 15                | PTEN: PWM     | Module Enable                         | e bit            |                    |                     |                        |                       |
|                       |               | dule is enabled                       |                  |                    |                     |                        |                       |
|                       |               | dule is disable                       |                  |                    |                     |                        |                       |
| bit 14                | Unimplemer    | nted: Read as '                       | 0'               |                    |                     |                        |                       |
| bit 13                |               | M Time Base S                         | •                |                    |                     |                        |                       |
|                       |               | e base halts in<br>e base runs in     |                  |                    |                     |                        |                       |
| bit 12                | SESTAT: Spe   | ecial Event Inte                      | rrupt Status bi  | it                 |                     |                        |                       |
|                       |               | vent Interrupt i<br>vent Interrupt i  |                  |                    |                     |                        |                       |
| bit 11                | SEIEN: Spec   | ial Event Interr                      | upt Enable bit   | :                  |                     |                        |                       |
|                       |               | vent Interrupt i<br>vent Interrupt i  |                  |                    |                     |                        |                       |
| bit 10                | •             | e Immediate Pe                        |                  | bit <sup>(1)</sup> |                     |                        |                       |
|                       | 1 = Active Pe | eriod register is<br>eriod register u | updated imm      | ediately           | houndarios          |                        |                       |
| bit 9                 |               | Synchronize In                        |                  |                    |                     |                        |                       |
| bit 9                 | 1 = SYNCIx/S  | SYNCO1 polar<br>SYNCO1 is act         | ity is inverted  | •                  |                     |                        |                       |
| bit 8                 |               | Primary Time B                        | •                | able bit(1)        |                     |                        |                       |
|                       | 1 = SYNCO1    | output is enab                        | led              |                    |                     |                        |                       |
| bit 7                 |               | ternal Time Ba                        |                  | zation Enable      | bit <sup>(1)</sup>  |                        |                       |
|                       | 1 = External  | synchronization                       | n of primary tir | me base is ena     | abled               |                        |                       |
| h:+ 0 4               |               |                                       |                  |                    |                     |                        |                       |

### REGISTER 16-1: PTCON: PWM TIME BASE CONTROL REGISTER

bit 6-4 SYNCSRC<2:0>: Synchronous Source Selection bits<sup>(1)</sup>
111 = Reserved
101 = Reserved
100 = Reserved

- 011 = SYNCI4 010 = SYNCI3 001 = SYNCI2
- 000 = SYNCI1
- **Note 1:** These bits should be changed only when PTEN = 0. In addition, when using the SYNCIx feature, the user application must program the period register with a value that is slightly larger than the expected period of the external synchronization input signal.

© 2009-2012 Microchip Technology Inc.

#### REGISTER 16-1: PTCON: PWM TIME BASE CONTROL REGISTER (CONTINUED)

**Note 1:** These bits should be changed only when PTEN = 0. In addition, when using the SYNCIx feature, the user application must program the period register with a value that is slightly larger than the expected period of the external synchronization input signal.

| U-0                               | U-0 | U-0 | U-0 | U-0          | U-0              | U-0                       | U-0   |
|-----------------------------------|-----|-----|-----|--------------|------------------|---------------------------|-------|
| —                                 | —   | —   | —   | _            | —                | —                         | —     |
| bit 15                            |     |     |     |              |                  |                           | bit 8 |
|                                   |     |     |     |              |                  |                           |       |
| U-0                               | U-0 | U-0 | U-0 | U-0          | R/W-0            | R/W-0                     | R/W-0 |
| _                                 | —   | —   | —   | _            | P                | CLKDIV<2:0> <sup>(1</sup> | )     |
| bit 7                             | ·   | ·   |     |              | •                |                           | bit 0 |
|                                   |     |     |     |              |                  |                           |       |
| Legend:                           |     |     |     |              |                  |                           |       |
| R = Readable bit W = Writable bit |     |     | bit | U = Unimpler | mented bit, read | as '0'                    |       |

'0' = Bit is cleared

x = Bit is unknown

#### REGISTER 16-2: PTCON2: PWM CLOCK DIVIDER SELECT REGISTER

bit 15-3 Unimplemented: Read as '0'

-n = Value at POR

- bit 2-0 PCLKDIV<2:0>: PWM Input Clock Prescaler (Divider) Select bits<sup>(1)</sup>
  - 111 = Reserved

110 = Divide by 64, maximum PWM timing resolution

'1' = Bit is set

101 = Divide by 32, maximum PWM timing resolution

100 = Divide by 16, maximum PWM timing resolution

011 = Divide by 8, maximum PWM timing resolution

010 = Divide by 4, maximum PWM timing resolution

001 = Divide by 2, maximum PWM timing resolution

000 = Divide by 1, maximum PWM timing resolution (power-on default)

**Note 1:** These bits should be changed only when PTEN = 0. Changing the clock selection during operation will yield unpredictable results.

#### **REGISTER 16-3: PTPER: PRIMARY MASTER TIME BASE PERIOD REGISTER<sup>(1,2)</sup>**

| bit 15 |           |       |       |         |       |       | bit 8 |
|--------|-----------|-------|-------|---------|-------|-------|-------|
|        |           |       | PTPE  | R<15:8> |       |       |       |
| R/W    | /-1 R/W-1 | R/W-1 | R/W-1 | R/W-1   | R/W-1 | R/W-1 | R/W-1 |

| R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1  | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|--------|-------|-------|-------|
|       |       |       | PTPE  | R<7:0> |       |       |       |
| bit 7 |       |       |       |        |       |       | bit 0 |
|       |       |       |       |        |       |       |       |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-0 PTPER<15:0>: Primary Master Time Base (PMTMR) Period Value bits

Note 1: The PWM time base has a minimum value of 0x0010, and a maximum value of 0xFFF8.

2: Any Period value that is less than 0x0028 must have the least significant 3 bits set to '0', thus yielding a Period resolution at 8.32 ns (at fastest auxiliary clock rate).

© 2009-2012 Microchip Technology Inc.

| R/W-0             | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0            | R/W-0           | R/W-0 |
|-------------------|-------|------------------|-------|------------------|------------------|-----------------|-------|
|                   |       |                  | SEVTC | MP<15:8>         |                  |                 |       |
| bit 15            |       |                  |       |                  |                  |                 | bit 8 |
|                   |       |                  |       |                  |                  |                 |       |
| R/W-0             | R/W-0 | R/W-0            | R/W-0 | R/W-0            | U-0              | U-0             | U-0   |
|                   |       | SEVTCMP<7:3>     |       |                  | —                | —               | —     |
| bit 7             |       |                  |       |                  |                  |                 | bit   |
| Legend:           |       |                  |       |                  |                  |                 |       |
| R = Readable bit  |       | W = Writable b   | it    | U = Unimplei     | mented bit, read | d as '0'        |       |
| -n = Value at POR | R     | '1' = Bit is set |       | '0' = Bit is cle | ared             | x = Bit is unkr | nown  |

## **REGISTER 16-4:** SEVTCMP: PWM SPECIAL EVENT COMPARE REGISTER<sup>(1)</sup>

bit 15-3 SEVTCMP<15:3>: Special Event Compare Count Value bits

bit 2-0 Unimplemented: Read as '0'

**Note 1:** One LSB = 1.04 ns (at fastest auxiliary clock rate); therefore, the minimum SEVTCMP resolution is 8.32 ns.

| U-0           | U-0                                                                                                                                                                | U-0                                                                                         | HS/HC-0                                  | R/W-0              | R/W-0               | R/W-0            | R/W-0   |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------|--------------------|---------------------|------------------|---------|--|--|--|
| —             | _                                                                                                                                                                  | _                                                                                           | SESTAT                                   | SEIEN              | EIPU <sup>(1)</sup> | SYNCPOL          | SYNCOEN |  |  |  |
| bit 15        |                                                                                                                                                                    |                                                                                             |                                          |                    |                     |                  | bit 8   |  |  |  |
|               |                                                                                                                                                                    |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
| R/W-0         | R/W-0                                                                                                                                                              | R/W-0                                                                                       | R/W-0                                    | R/W-0              | R/W-0               | R/W-0            | R/W-0   |  |  |  |
| SYNCEN        |                                                                                                                                                                    | SYNCSRC<2:                                                                                  | )>                                       |                    | SEVTE               | PS<3:0>          |         |  |  |  |
| bit 7         |                                                                                                                                                                    |                                                                                             |                                          |                    |                     |                  | bit (   |  |  |  |
| Legend:       |                                                                                                                                                                    |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
| R = Readable  | e bit                                                                                                                                                              | W = Writable                                                                                | bit                                      | U = Unimple        | mented bit, rea     | d as '0'         |         |  |  |  |
| -n = Value at | = Value at POR '1' = Bit is set                                                                                                                                    |                                                                                             |                                          | '0' = Bit is cle   |                     | x = Bit is unk   | nown    |  |  |  |
|               |                                                                                                                                                                    |                                                                                             | -                                        |                    |                     |                  |         |  |  |  |
| bit 15-13     | Unimpleme                                                                                                                                                          | nted: Read as                                                                               | <b>'</b> 0 <b>'</b>                      |                    |                     |                  |         |  |  |  |
| bit 12        | SESTAT: Sp                                                                                                                                                         | ecial Event Inte                                                                            | errupt Status bi                         | t                  |                     |                  |         |  |  |  |
|               |                                                                                                                                                                    |                                                                                             | nt Interrupt is p<br>nt Interrupt is r   |                    |                     |                  |         |  |  |  |
| bit 11        |                                                                                                                                                                    |                                                                                             | rupt Enable bit                          |                    |                     |                  |         |  |  |  |
|               | •                                                                                                                                                                  |                                                                                             | nt Interrupt is e                        |                    |                     |                  |         |  |  |  |
|               |                                                                                                                                                                    |                                                                                             | nt Interrupt is c                        |                    |                     |                  |         |  |  |  |
| bit 10        | EIPU: Enabl                                                                                                                                                        | e Immediate P                                                                               | eriod Updates                            | bit <sup>(1)</sup> |                     |                  |         |  |  |  |
|               | <ul> <li>1 = Active Secondary Period register is updated immediately</li> <li>0 = Active Secondary Period register updates occur on PWM cycle boundries</li> </ul> |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
|               |                                                                                                                                                                    | •                                                                                           | •                                        |                    | PWM cycle bou       | Indries          |         |  |  |  |
| bit 9         | SYNCPOL: Synchronize Input and Output Polarity bit                                                                                                                 |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
|               |                                                                                                                                                                    |                                                                                             | rity is inverted (<br>rity is active-hic |                    |                     |                  |         |  |  |  |
| bit 8         |                                                                                                                                                                    | •                                                                                           | ,                                        |                    | bit                 |                  |         |  |  |  |
|               |                                                                                                                                                                    | <b>SYNCOEN:</b> Secondary Master Time Base Sync Enable bit<br>1 = SYNCO2 output is enabled. |                                          |                    |                     |                  |         |  |  |  |
|               | 0 = SYNCO2 output is disabled                                                                                                                                      |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
| bit 7         | SYNCEN: External Secondary Master Time Base Synchronization Enable bit                                                                                             |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
|               | <ul> <li>1 = External synchronization of secondary time base is enabled</li> <li>0 = External synchronization of secondary time base is disabled</li> </ul>        |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
|               |                                                                                                                                                                    | -                                                                                           | -                                        |                    |                     |                  |         |  |  |  |
| bit 6-4       |                                                                                                                                                                    |                                                                                             | ry Time Base S                           | Sync Source S      | Selection bits      |                  |         |  |  |  |
|               | 111 = Reser<br>101 = Reser                                                                                                                                         |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
|               | 100 <b>= Rese</b> r                                                                                                                                                |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
|               | 011 = SYNC                                                                                                                                                         |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
|               | 010 = SYNC<br>001 = SYNC                                                                                                                                           |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
|               | 001 = STNC                                                                                                                                                         |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
| bit 3-0       | SEVTPS<3:                                                                                                                                                          | 0>: PWM Seco                                                                                | ondary Special                           | Event Trigger      | Output Postsca      | aler Select bits |         |  |  |  |
|               | 1111 <b>= 1:16</b>                                                                                                                                                 |                                                                                             | 5                                        | 00                 |                     |                  |         |  |  |  |
|               | 0001 = 1:2 F                                                                                                                                                       | Postcale                                                                                    |                                          |                    |                     |                  |         |  |  |  |
|               | •                                                                                                                                                                  |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
|               | •                                                                                                                                                                  |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
|               | •                                                                                                                                                                  |                                                                                             |                                          |                    |                     |                  |         |  |  |  |
|               | 0000 = 1:1 F                                                                                                                                                       |                                                                                             |                                          |                    |                     |                  |         |  |  |  |

#### REGISTER 16-5: STCON: PWM SECONDARY MASTER TIME BASE CONTROL REGISTER

**Note 1:** This bit only applies to the secondary master time base period.

| REGISTER 16-6: | STCON2: PWM SECONDARY CLOCK DIVIDER SELECT REGISTER 2 |
|----------------|-------------------------------------------------------|
|----------------|-------------------------------------------------------|

| U-0 U-0 U-0 U-0                                        | U-0            | U-0             | U-0   |
|--------------------------------------------------------|----------------|-----------------|-------|
|                                                        |                |                 | -     |
|                                                        | _              | —               | _     |
| bit 15                                                 |                |                 | bit 8 |
|                                                        |                |                 |       |
| U-0 U-0 U-0 U-0 U-0                                    | R/W-0          | R/W-0           | R/W-0 |
|                                                        | P              | CLKDIV<2:0>(1   | )     |
| bit 7                                                  |                |                 | bit 0 |
|                                                        |                |                 |       |
| Legend:                                                |                |                 |       |
| R = Readable bit W = Writable bit U = Unimplement      | nted bit, read | as '0'          |       |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleare | ed             | x = Bit is unkn | own   |

bit 15-3 Unimplemented: Read as '0'

- bit 2-0 PCLKDIV<2:0>: PWM Input Clock Prescaler (Divider) Select bits<sup>(1)</sup>
  - 111 = Reserved
  - 110 = Divide by 64, maximum PWM timing resolution
  - 101 = Divide by 32, maximum PWM timing resolution
  - 100 = Divide by 16, maximum PWM timing resolution
  - 011 = Divide by 8, maximum PWM timing resolution
  - 010 = Divide by 4, maximum PWM timing resolution
  - 001 = Divide by 2, maximum PWM timing resolution
  - 000 = Divide by 1, maximum PWM timing resolution (power-on default)
- **Note 1:** These bits should be changed only when PTEN = 0. Changing the clock selection during operation will yield unpredictable results.

#### REGISTER 16-7: STPER: SECONDARY MASTER TIME BASE PERIOD REGISTER

| R/W-1                                   | R/W-1            | R/W-1                           | R/W-1                                | R/W-1                                                                                                                                    | R/W-1                                                                                                                                                           | R/W-1                                                                    |
|-----------------------------------------|------------------|---------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
|                                         |                  | STPE                            | R<15:8>                              |                                                                                                                                          |                                                                                                                                                                 |                                                                          |
|                                         |                  |                                 |                                      |                                                                                                                                          |                                                                                                                                                                 | bit 8                                                                    |
|                                         |                  |                                 |                                      | DAMO                                                                                                                                     | DAMA                                                                                                                                                            | DAMO                                                                     |
| R/W-1                                   | R/W-1            | R/W-1                           | R/W-1                                | R/W-U                                                                                                                                    | R/W-0                                                                                                                                                           | R/W-0                                                                    |
|                                         |                  | STPE                            | R<7:0>                               |                                                                                                                                          |                                                                                                                                                                 |                                                                          |
|                                         |                  |                                 |                                      |                                                                                                                                          |                                                                                                                                                                 | bit 0                                                                    |
|                                         |                  |                                 |                                      |                                                                                                                                          |                                                                                                                                                                 |                                                                          |
| Legend:R = Readable bitW = Writable bit |                  | bit                             | U = Unimplen                         | nented bit, read                                                                                                                         | d as '0'                                                                                                                                                        |                                                                          |
| OR                                      | '1' = Bit is set |                                 | '0' = Bit is cle                     | ared                                                                                                                                     | x = Bit is unkr                                                                                                                                                 | nown                                                                     |
|                                         | R/W-1            | R/W-1 R/W-1<br>bit W = Writable | R/W-1     R/W-1       STPE       Dit | STPER<15:8>           R/W-1         R/W-1         R/W-1           STPER<7:0>           Dit         W = Writable bit         U = Unimplem | STPER<15:8>       R/W-1     R/W-1       R/W-1     R/W-1       R/W-1     R/W-1       STPER<7:0>       Dit     W = Writable bit       U = Unimplemented bit, read | STPER<15:8>       R/W-1     R/W-1       R/W-1     R/W-1       STPER<7:0> |

bit 15-0 STPER<15:0>: Secondary Master Time Base (SMTMR) Period Value bits

#### REGISTER 16-8: SSEVTCMP: PWM SECONDARY SPECIAL EVENT COMPARE REGISTER

| R/W-0  | R/W-0 | R/W-0 | R/W-0   | R/W-0    | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|---------|----------|-------|-------|-------|
|        |       |       | SSEVTCI | MP<15:8> |       |       |       |
| bit 15 |       |       |         |          |       |       | bit 8 |
|        |       |       |         |          |       |       |       |
| R/W-0  | R/W-0 | R/W-0 | R/W-0   | R/W-0    | U-0   | U-0   | U-0   |

| SSEVTCMP<7:3> | — | <u> </u> | —     |
|---------------|---|----------|-------|
| bit 7         |   |          | bit 0 |
|               |   |          |       |
|               |   |          |       |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

bit 15-3SSEVTCMP<15:3>: Special Event Compare Count Value bitsbit 2-0Unimplemented: Read as '0'

#### REGISTER 16-9: CHOP: PWM CHOP CLOCK GENERATOR REGISTER

| R/W-0    | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0               |
|----------|-----|-----|-----|-----|-----|-------|---------------------|
| CHPCLKEN | —   | —   | —   | —   | —   | CHOF  | <b>?&lt;9:8&gt;</b> |
| bit 15   |     |     |     |     |     |       | bit 8               |

| R/W-0 | R/W-0 | R/W-0     | R/W-0 | R/W-0 | U-0 | U-0 | U-0   |
|-------|-------|-----------|-------|-------|-----|-----|-------|
|       |       | CHOP<7:3> |       |       | —   | —   | —     |
| bit 7 |       |           |       |       |     |     | bit 0 |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

| bit 15    | <b>CHPCLKEN:</b> Enable Chop Clock Generator bit<br>1 = Chop clock generator is enabled<br>0 = Chop clock generator is disabled |
|-----------|---------------------------------------------------------------------------------------------------------------------------------|
| bit 14-10 | Unimplemented: Read as '0'                                                                                                      |
| bit 9-3   | CHOP<9:3>: Chop Clock Divider bits                                                                                              |
|           | Value in 8.32 ns increments. The frequency of the chop clock signal is given by the following expression:                       |
|           | Chop Frequency = 1/(16.64 * (CHOP<7:3> + 1) * Primary Master PWM Input Clock Period)                                            |
| bit 2-0   | Unimplemented: Read as '0'                                                                                                      |
| Note:     | The chop clock generator operates with the primary PWM clock prescaler (PCLKDIV<2:0>) in the PTCON2 register (Register 16-2).   |

| R/W-0             | R/W-0 | R/W-0            | R/W-0 | R/W-0                | R/W-0           | R/W-0              | R/W-0 |
|-------------------|-------|------------------|-------|----------------------|-----------------|--------------------|-------|
|                   |       |                  | MDC   | <15:8>               |                 |                    |       |
| bit 15            |       |                  |       |                      |                 |                    | bit 8 |
| R/W-0             | R/W-0 | R/W-0            | R/W-0 | R/W-0                | R/W-0           | R/W-0              | R/W-0 |
|                   |       |                  | MD    | C<7:0>               |                 |                    |       |
| bit 7             |       |                  |       |                      |                 |                    | bit ( |
|                   |       |                  |       |                      |                 |                    |       |
| Legend:           |       |                  |       |                      |                 |                    |       |
| R = Readable I    | bit   | W = Writable     | bit   | U = Unimplen         | nented bit, rea | ad as '0'          |       |
| -n = Value at POR |       | '1' = Bit is set |       | '0' = Bit is cleared |                 | x = Bit is unknown |       |

bit 15-0 MDC<15:0>: Master PWM Duty Cycle Value bits

**Note 1:** The smallest pulse width that can be generated on the PWM output corresponds to a value of 0x0008, while the maximum pulse width generated corresponds to a value of Period - 0x0008.

2: As the Duty Cycle gets closer to 0% or 100% of the PWM Period (0 to 40 ns, depending on the mode of operation), PWM Duty Cycle resolution will increase from 1 to 3 LSBs.

| HS/HC-0                | HS/HC-0               | HS/HC-0             | R/W-0  | R/W-0 | R/W-0                  | R/W-0                | R/W-0               |
|------------------------|-----------------------|---------------------|--------|-------|------------------------|----------------------|---------------------|
| FLTSTAT <sup>(1)</sup> | CLSTAT <sup>(1)</sup> | TRGSTAT             | FLTIEN | CLIEN | TRGIEN                 | ITB <sup>(3)</sup>   | MDCS <sup>(3)</sup> |
| bit 15                 |                       |                     |        |       |                        |                      | bit 8               |
|                        |                       |                     |        |       |                        |                      |                     |
| R/W-0                  | R/W-0                 | R/W-0               | U-0    | R/W-0 | R/W-0                  | R/W-0                | R/W-0               |
| DTC<                   | <1:0>                 | DTCP <sup>(4)</sup> | _      | MTBS  | CAM <sup>(2,3,5)</sup> | XPRES <sup>(6)</sup> | IUE                 |
| bit 7                  |                       |                     |        |       |                        |                      | bit 0               |

### REGISTER 16-11: PWMCONx: PWM CONTROL REGISTER

| Legend: HC = Cleared in Ha |                                                                                                                                                                                                                                                                                                              | HC = Cleared in Hardwa                                                                             | are HS = Set in Hardware    |                                                                          |  |  |  |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------|--|--|--|
| R = Read                   | able bit                                                                                                                                                                                                                                                                                                     | W = Writable bit                                                                                   | U = Unimplemented bit       | , read as '0'                                                            |  |  |  |
| -n = Value                 | e at POR                                                                                                                                                                                                                                                                                                     | '1' = Bit is set                                                                                   | '0' = Bit is cleared        | x = Bit is unknown                                                       |  |  |  |
| bit 15                     |                                                                                                                                                                                                                                                                                                              | <b>T:</b> Fault Interrupt Status bit <sup>(1)</sup>                                                |                             |                                                                          |  |  |  |
|                            | 0 = No F                                                                                                                                                                                                                                                                                                     | t interrupt is pending<br>ault interrupt is pending<br>s cleared by setting FLTIEN =               | 0.                          |                                                                          |  |  |  |
| bit 14                     | CLSTAT: Current-Limit Interrupt Status bit <sup>(1)</sup><br>1 = Current-limit interrupt is pending<br>0 = No current-limit interrupt is pending<br>This bit is cleared by setting CLIEN = 0.                                                                                                                |                                                                                                    |                             |                                                                          |  |  |  |
| bit 13                     | TRGSTA<br>1 = Trigg<br>0 = No ti<br>This bit i                                                                                                                                                                                                                                                               |                                                                                                    |                             |                                                                          |  |  |  |
| bit 12                     |                                                                                                                                                                                                                                                                                                              |                                                                                                    |                             |                                                                          |  |  |  |
| bit 11                     | <b>CLIEN:</b> Current-Limit Interrupt Enable bit<br>1 = Current-limit interrupt enabled<br>0 = Current-limit interrupt disabled and CLSTAT bit is cleared                                                                                                                                                    |                                                                                                    |                             |                                                                          |  |  |  |
| bit 10                     | <b>TRGIEN:</b> Trigger Interrupt Enable bit<br>1 = A trigger event generates an interrupt request                                                                                                                                                                                                            |                                                                                                    |                             |                                                                          |  |  |  |
| bit 9                      | <ul> <li>0 = Trigger event interrupts are disabled and TRGSTAT bit is cleared</li> <li>ITB: Independent Time Base Mode bit<sup>(3)</sup></li> <li>1 = PHASEx/SPHASEx registers provide time base period for this PWM generator</li> <li>0 = PTPER register provides timing for this PWM generator</li> </ul> |                                                                                                    |                             |                                                                          |  |  |  |
| bit 8                      | MDCS: 1<br>1 = MDC                                                                                                                                                                                                                                                                                           | Master Duty Cycle Register Se<br>C register provides duty cycle in<br>a and SDCx registers provide | elect bit <sup>(3)</sup>    |                                                                          |  |  |  |
| Note 1:                    |                                                                                                                                                                                                                                                                                                              |                                                                                                    |                             | IFS bit in the Interrupt Controller.                                     |  |  |  |
| 2:                         | The Independ<br>CAM bit is igr                                                                                                                                                                                                                                                                               | •                                                                                                  | ) must be enabled to use Ce | enter-Aligned mode. If ITB = 0, the                                      |  |  |  |
| 3:                         |                                                                                                                                                                                                                                                                                                              | ould not be changed after the                                                                      |                             |                                                                          |  |  |  |
| 4:                         |                                                                                                                                                                                                                                                                                                              | be effective, DTC<1:0> must b                                                                      |                             |                                                                          |  |  |  |
| 5:                         |                                                                                                                                                                                                                                                                                                              |                                                                                                    |                             | e, phase, and dead time registers<br>e clock prescaler set to the fastes |  |  |  |

6: Configure CLMOD = 0 (FCLCONX<8>) and ITB = 1 (PWMCONx<9>) to operate in External Period Reset mode.

#### REGISTER 16-11: PWMCONX: PWM CONTROL REGISTER (CONTINUED)

| bit 7-6   | <b>DTC&lt;1:0&gt;:</b> Dead Time Control bits<br>11 = Dead Time Compensation mode<br>10 = Dead time function is disabled<br>01 = Negative dead time actively applied for Complementary Output mode<br>00 = Positive dead time actively applied for all output modes                                                                                                 |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 5     | <ul> <li>DTCP: Dead Time Compensation Polarity bit<sup>(4)</sup></li> <li>1 = If DTCMPx = 0, PWMxL is shortened, and PWMxH is lengthened</li> <li>If DTCMPx = 1, PWMxH is shortened, and PWMxL is lengthened</li> <li>0 = If DTCMPx = 0, PWMxH is shortened, and PWMLx is lengthened</li> <li>If DTCMPx = 1, PWMxL is shortened, and PWMxH is lengthened</li> </ul> |
| bit 4     | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                          |
| bit 3     | MTBS: Master Time Base Select bit                                                                                                                                                                                                                                                                                                                                   |
|           | <ul> <li>1 = PWM generator uses the secondary master time base for synchronization and the clock source<br/>for the PWM generation logic (if secondary time base is available)</li> <li>0 = PWM generator uses the primary master time base for synchronization and the clock source for<br/>the PWM generation logic</li> </ul>                                    |
| bit 2     | <b>CAM:</b> Center-Aligned Mode Enable bit <sup>(2,3,5)</sup>                                                                                                                                                                                                                                                                                                       |
|           | <ul> <li>1 = Center-Aligned mode is enabled</li> <li>0 = Edge-Aligned mode is enabled</li> </ul>                                                                                                                                                                                                                                                                    |
| bit 1     | XPRES: External PWM Reset Control bit <sup>(6)</sup>                                                                                                                                                                                                                                                                                                                |
|           | <ul> <li>1 = Current-limit source resets the time base for this PWM generator if it is in Independent Time Base mode</li> <li>0 = External pins do not affect PWM time base</li> </ul>                                                                                                                                                                              |
| bit 0     | IUE: Immediate Update Enable bit                                                                                                                                                                                                                                                                                                                                    |
|           | <ul> <li>1 = Updates to the active MDC/PDCx/SDCx registers are immediate</li> <li>0 = Updates to the active PDCx registers are synchronized to the PWM time base</li> </ul>                                                                                                                                                                                         |
| Note 1: S | Software must clear the interrupt status here, and in the corresponding IFS bit in the Interrupt Controller.                                                                                                                                                                                                                                                        |

2: The Independent Time Base mode (ITB = 1) must be enabled to use Center-Aligned mode. If ITB = 0, the CAM bit is ignored.

- **3:** These bits should not be changed after the PWM is enabled by setting PTEN = 1 (PTCON<15>).
- **4:** For DTCP to be effective, DTC<1:0> must be set to '11'; otherwise, DTCP is ignored.
- **5:** Center-Aligned mode ignores the least significant 3 bits of the duty cycle, phase, and dead time registers. The highest Center-Aligned mode resolution available is 8.32 ns with the clock prescaler set to the fastest clock.
- 6: Configure CLMOD = 0 (FCLCONX<8>) and ITB = 1 (PWMCONx<9>) to operate in External Period Reset mode.

#### REGISTER 16-12: PDCx: PWM GENERATOR DUTY CYCLE REGISTER

| R/W-0          | R/W-0 | R/W-0            | R/W-0 | R/W-0        | R/W-0            | R/W-0    | R/W-0 |
|----------------|-------|------------------|-------|--------------|------------------|----------|-------|
|                |       |                  | PDC   | <15:8>       |                  |          |       |
| bit 15         |       |                  |       |              |                  |          | bit 8 |
|                |       |                  |       |              |                  |          |       |
| R/W-0          | R/W-0 | R/W-0            | R/W-0 | R/W-0        | R/W-0            | R/W-0    | R/W-0 |
|                |       |                  | PDC   | x<7:0>       |                  |          |       |
| bit 7          |       |                  |       |              |                  |          | bit 0 |
|                |       |                  |       |              |                  |          |       |
| Legend:        |       |                  |       |              |                  |          |       |
| R = Readable b | it    | W = Writable bit | t     | U = Unimpler | nented bit, read | l as '0' |       |

| -n = Value at POR | 1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |
|-------------------|-----------------|----------------------|--------------------|

bit 15-0 PDCx<15:0>: PWM Generator # Duty Cycle Value bits

- Note 1: In Independent PWM mode, the PDCx register controls the PWMxH duty cycle only. In the Complementary, Redundant and Push-Pull PWM modes, the PDCx register controls the duty cycle of both the PWMxH and PWMxL.
   2: The smallest pulse width that can be generated on the PWM output corresponds to a value of 0x0008, while the maximum pulse width generated corresponds to a value of Period 0x0008.
  - **3:** As the Duty Cycle gets closer to 0% or 100% of the PWM Period (0 to 40 ns, depending on the mode of operation), PWM Duty Cycle resolution will increase from 1 to 3 LSBs.

#### REGISTER 16-13: SDCx: PWM SECONDARY DUTY CYCLE REGISTER

| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|-------|--------|-------|-------|-------|
|        |       |       | SDCx  | <15:8> |       |       |       |
| bit 15 |       |       |       |        |       |       | bit 8 |
|        |       |       |       |        |       |       |       |
| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 | R/W-0 |
|        |       |       | SDCx  | <7:0>  |       |       |       |
| bit 7  |       |       |       |        |       |       | bit 0 |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

#### bit 15-0 **SDCx<15:0>:** Secondary Duty Cycle bits for PWMxL Output Pin

| Note 1: | The SDCx register is used in Independent PWM mode only. When used in Independent PWM mode, the SDCx register controls the PWMxL duty cycle.                                           |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:      | The smallest pulse width that can be generated on the PWM output corresponds to a value of 0x0008, while the maximum pulse width generated corresponds to a value of Period - 0x0008. |
| 3:      | As the Duty Cycle gets closer to 0% or 100% of the PWM Period (0 to 40 ns, depending on the mode of operation), PWM Duty Cycle resolution will increase from 1 to 3 LSBs.             |

© 2009-2012 Microchip Technology Inc.

| R/W-0                              | R/W-0 | R/W-0 | R/W-0                                   | R/W-0           | R/W-0     | R/W-0 | R/W-0 |
|------------------------------------|-------|-------|-----------------------------------------|-----------------|-----------|-------|-------|
|                                    |       |       | PHAS                                    | Ex<15:8>        |           |       |       |
| bit 15                             |       |       |                                         |                 |           |       | bit 8 |
| R/W-0                              | R/W-0 | R/W-0 | R/W-0                                   | R/W-0           | R/W-0     | R/W-0 | R/W-0 |
|                                    |       |       | PHAS                                    | SEx<7:0>        |           |       |       |
| bit 7                              |       |       |                                         |                 |           |       | bit 0 |
| Legend:                            |       |       |                                         |                 |           |       |       |
| R = Readable bit W = Writable bit  |       | it    | U = Unimpler                            | mented bit, rea | id as '0' |       |       |
| -n = Value at POR '1' = Bit is set |       |       | '0' = Bit is cleared x = Bit is unknown |                 |           | nown  |       |

bit 15-0 **PHASEx<15:0>:** PWM Phase Shift Value or Independent Time Base Period bits for the PWM Generator

| Note 1: | If PWMCONx<9> = 0, the following applies based on the mode of operation:                                                                                                                       |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>Complementary, Redundant and Push-Pull Output mode (IOCONx&lt;10:8&gt; = 00, 01, or 10)<br/>PHASEx&lt;15:0&gt; = Phase shift value for PWMxH and PWMxL outputs</li> </ul>             |
|         | <ul> <li>True Independent Output mode (IOCONx&lt;10:8&gt; = 11) PHASEx&lt;15:0&gt; = Phase shift value for<br/>PWMxH only</li> </ul>                                                           |
|         | • When the PHASEx/SPHASEx register provides the phase shift with respect to the master time base; therefore, the valid range is 0x0000 through Period.                                         |
| 2:      | If PWMCONx<9> = 1, the following applies based on the mode of operation:                                                                                                                       |
|         | <ul> <li>Complementary, Redundant, and Push-Pull Output mode (IOCONx&lt;10:8&gt; = 00, 01, or 10) PHA-<br/>SEx&lt;15:0&gt; = Independent time base period value for PWMxH and PWMxL</li> </ul> |
|         | <ul> <li>True Independent Output mode (IOCONx&lt;10:8&gt; = 11) PHASEx&lt;15:0&gt; = Independent time base<br/>period value for PWMxH only</li> </ul>                                          |
|         | <ul> <li>When the PHASEx/SPHASEx register provides the local period, the valid range is 0x0000 through<br/>0xFFF8.</li> </ul>                                                                  |
|         |                                                                                                                                                                                                |

#### REGISTER 16-15: SPHASEx: PWM SECONDARY PHASE SHIFT REGISTER

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0             | R/W-0          | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|-------------------|----------------|-----------------|-------|
|                 |       |                  | SPHAS | Ex<15:8>          |                |                 |       |
| bit 15          |       |                  |       |                   |                |                 | bit 8 |
|                 |       |                  |       |                   |                |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0             | R/W-0          | R/W-0           | R/W-0 |
|                 |       |                  | SPHAS | SEx<7:0>          |                |                 |       |
| bit 7           |       |                  |       |                   |                |                 | bit 0 |
|                 |       |                  |       |                   |                |                 |       |
| Legend:         |       |                  |       |                   |                |                 |       |
| R = Readable    | bit   | W = Writable b   | oit   | U = Unimplem      | ented bit, rea | d as '0'        |       |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is clea | ired           | x = Bit is unkr | nown  |

bit 15-0 SPHASEx<15:0>: Secondary Phase Offset bits for PWMxL Output Pin (used in Independent PWM mode only)

**Note 1:** If PWMCONx<9> = 0, the following applies based on the mode of operation:

- Complementary, Redundant and Push-Pull Output mode (IOCONx<10:8> = 00, 01, or 10) SPHA-SEx<15:0> = Not used
- True Independent Output mode (IOCONx<10:8> = 11) PHASEx<15:0> = Phase shift value for PWMxL only
- **2:** If PWMCONx<9> = 1, the following applies based on the mode of operation:
  - Complementary, Redundant and Push-Pull Output mode (IOCONx<10:8> = 00, 01, or 10) SPHA-SEx<15:0> = Not used
  - True Independent Output mode (IOCONx<10:8> = 11) PHASEx<15:0> = Independent time base period value for PWMxL only
  - When the PHASEx/SPHASEx register provides the local period, the valid range of values is 0x0010-0xFFF8.

| REGISTER 16-16: | DTRx: PWM DEAD TIME REGISTER |
|-----------------|------------------------------|
|-----------------|------------------------------|

| U-0                                | U-0   | R/W-0            | R/W-0      | R/W-0                | R/W-0           | R/W-0           | R/W-0              |  |  |
|------------------------------------|-------|------------------|------------|----------------------|-----------------|-----------------|--------------------|--|--|
| —                                  |       |                  | DTRx<13:8> |                      |                 |                 |                    |  |  |
| bit 15                             |       |                  |            |                      |                 |                 | bit 8              |  |  |
|                                    |       |                  |            |                      |                 |                 |                    |  |  |
| R/W-0                              | R/W-0 | R/W-0            | R/W-0      | R/W-0                | R/W-0           | R/W-0           | R/W-0              |  |  |
|                                    |       |                  | DTR        | x<7:0>               |                 |                 |                    |  |  |
| bit 7                              |       |                  |            |                      |                 |                 | bit 0              |  |  |
|                                    |       |                  |            |                      |                 |                 |                    |  |  |
| Legend:                            |       |                  |            |                      |                 |                 |                    |  |  |
| R = Readable I                     | bit   | W = Writable     | bit        | U = Unimplen         | nented bit, rea | ad as '0'       |                    |  |  |
| -n = Value at POR '1' = Bit is set |       | '1' = Bit is set |            | '0' = Bit is cleared |                 | x = Bit is unkr | x = Bit is unknown |  |  |

bit 15-14 Unimplemented: Read as '0'

bit 13-0 DTRx<13:0>: Unsigned 14-bit Dead Time Value bits for PWMx Dead Time Unit

### REGISTER 16-17: ALTDTRx: PWM ALTERNATE DEAD TIME REGISTER

| U-0             | U-0   | R/W-0            | R/W-0 | R/W-0             | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|-------------------|-----------------|-----------------|-------|
| —               | -     |                  |       | ALTDT             | Rx<13:8>        |                 |       |
| bit 15          | ·     |                  |       |                   |                 |                 | bit 8 |
|                 |       |                  |       |                   |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0             | R/W-0           | R/W-0           | R/W-0 |
|                 |       |                  | ALTDT | Rx<7:0>           |                 |                 |       |
| bit 7           |       |                  |       |                   |                 |                 | bit 0 |
|                 |       |                  |       |                   |                 |                 |       |
| Legend:         |       |                  |       |                   |                 |                 |       |
| R = Readable    | bit   | W = Writable b   | it    | U = Unimplen      | nented bit, rea | d as '0'        |       |
| -n = Value at F | POR   | '1' = Bit is set |       | '0' = Bit is clea | ared            | x = Bit is unkr | nown  |

bit 15-14 Unimplemented: Read as '0'

bit 13-0 ALTDTRx<13:0>: Unsigned 14-bit Dead Time Value bits for PWMx Dead Time Unit

| R/W-0              | R/W-0                | R/W-0                                  | R/W-0           | U-0                                       | U-0               | U-0              | U-0          |
|--------------------|----------------------|----------------------------------------|-----------------|-------------------------------------------|-------------------|------------------|--------------|
|                    | TRGD                 | IV<3:0>                                |                 | _                                         | _                 | —                | _            |
| bit 15             |                      |                                        |                 |                                           |                   |                  | bit 8        |
|                    |                      |                                        |                 |                                           |                   |                  |              |
| R/W-0              | U-0                  | R/W-0                                  | R/W-0           | R/W-0                                     | R/W-0             | R/W-0            | R/W-0        |
| DTM <sup>(1)</sup> | —                    |                                        |                 | TRGST                                     | RT<5:0>           |                  |              |
| bit 7              |                      |                                        |                 |                                           |                   |                  | bit (        |
| Legend:            |                      |                                        |                 |                                           |                   |                  |              |
| R = Readabl        | e bit                | W = Writable                           | bit             | U = Unimpler                              | nented bit, read  | l as '0'         |              |
| -n = Value at      | POR                  | '1' = Bit is set                       |                 | '0' = Bit is cle                          | ared              | x = Bit is unkn  | own          |
|                    |                      |                                        |                 |                                           |                   |                  |              |
| bit 15-12          | TRGDIV<3:            | <b>0&gt;:</b> Trigger # Ou             | itput Divider b | oits                                      |                   |                  |              |
|                    | 1111 <b>= Trig</b> g | ger output for ev                      | ery 16th trigg  | er event                                  |                   |                  |              |
|                    | 1110 <b>= Trig</b>   | ger output for ev                      | ery 15th trigg  | er event                                  |                   |                  |              |
|                    |                      | ger output for ev                      |                 |                                           |                   |                  |              |
|                    |                      | ger output for ev                      |                 |                                           |                   |                  |              |
|                    |                      | ger output for ev                      |                 |                                           |                   |                  |              |
|                    |                      | ger output for ev                      |                 |                                           |                   |                  |              |
|                    |                      | ger output for ev                      |                 |                                           |                   |                  |              |
|                    |                      | ger output for ev<br>ger output for ev |                 |                                           |                   |                  |              |
|                    |                      | ger output for ev                      |                 |                                           |                   |                  |              |
|                    |                      | ger output for ev                      |                 |                                           |                   |                  |              |
|                    |                      | ger output for ev                      |                 |                                           |                   |                  |              |
|                    |                      | ger output for ev                      |                 |                                           |                   |                  |              |
|                    |                      | ger output for ev                      |                 |                                           |                   |                  |              |
|                    |                      | ger output for ev                      |                 |                                           |                   |                  |              |
|                    | 0000 <b>= Trig</b> g | ger output for ev                      | ery trigger ev  | rent                                      |                   |                  |              |
| bit 11-8           | Unimpleme            | nted: Read as '                        | 0'              |                                           |                   |                  |              |
| bit 7              | DTM: Dual 1          | Frigger Mode bit                       | (1)             |                                           |                   |                  |              |
|                    | 1 = Seconda          | ary trigger event                      | is combined     | with the primary                          | / trigger event t | o create PWM     | trigger      |
|                    | 0 = Seconda          | ary trigger event<br>PWM triggers a    | is not combin   | ed with the prim                          |                   |                  |              |
| bit 6              | Unimpleme            | nted: Read as '                        | 0'              |                                           |                   |                  |              |
| bit 5-0            | TRGSTRT<             | 5:0>: Trigger Po                       | stscaler Star   | Enable Select                             | bits              |                  |              |
|                    |                      | /ait 63 PWM cyc                        |                 |                                           |                   | after the module | e is enabled |
|                    | •                    |                                        |                 | , i ci c | in ingger er ent  |                  |              |
|                    |                      |                                        |                 |                                           |                   |                  |              |
|                    | -                    |                                        |                 |                                           |                   |                  |              |
|                    | •                    |                                        | h - f           |                                           | <b>1</b>          | 6                | ta analite d |
|                    |                      | ait 2 PWM cvcle                        | oo botoro aor   | parating the tiret                        | trigger event a   | fter the module  | is enabled   |
|                    |                      |                                        |                 |                                           |                   |                  |              |
|                    |                      | /ait 1 PWM cycle<br>/ait 0 PWM cycle   | es before ger   | erating the first                         | trigger event a   | fter the module  | is enabled   |

### REGISTER 16-18: TRGCONX: PWM TRIGGER CONTROL REGISTER



| R/W-0           | R/W-0                                        | R/W-0                                                    | R/W-0                                               | R/W-0                                                 | R/W-0                | R/W-0           | R/W-0  |
|-----------------|----------------------------------------------|----------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------|----------------------|-----------------|--------|
| PENH            | PENL                                         | POLH                                                     | POLL                                                | PMOD                                                  | <1:0> <sup>(1)</sup> | OVRENH          | OVRENL |
| bit 15          |                                              | •                                                        |                                                     |                                                       |                      |                 | bit    |
| R/W-0           | R/W-0                                        | R/W-0                                                    | R/W-0                                               | R/W-0                                                 | R/W-0                | R/W-0           | R/W-0  |
| OVRD            | AT<1:0>                                      | FLTD                                                     | AT<1:0>                                             | CLDA                                                  | Γ<1:0>               | SWAP            | OSYNC  |
| bit 7           |                                              |                                                          |                                                     |                                                       |                      |                 | bit    |
| Legend:         |                                              |                                                          |                                                     |                                                       |                      |                 |        |
| R = Readable    | bit                                          | W = Writable                                             | e bit                                               | U = Unimplem                                          | ented bit, rea       | d as '0'        |        |
| -n = Value at I | POR                                          | '1' = Bit is se                                          | t                                                   | '0' = Bit is clea                                     | ared                 | x = Bit is unkr | iown   |
| bit 15          | 1 = PWM mo                                   | xH Output Pin<br>dule controls I<br>dule controls I      |                                                     |                                                       |                      |                 |        |
| bit 14          | <b>PENL:</b> PWM                             |                                                          | Ownership bit<br>PWMxL pin                          |                                                       |                      |                 |        |
| bit 13          | 1 = PWMxH p                                  | xH Output Pin<br>oin is active-lo<br>oin is active-hi    | w                                                   |                                                       |                      |                 |        |
| bit 12          | 1 = PWMxL p                                  | xL Output Pin<br>bin is active-lov<br>bin is active-hig  | N                                                   |                                                       |                      |                 |        |
| bit 11-10       | 11 = PWM I/0<br>10 = PWM I/0<br>01 = PWM I/0 | D pin pair is in<br>D pin pair is in<br>D pin pair is in | the Push-Pull the Redundan                          | pendent Output                                        |                      |                 |        |
| bit 9           | <b>OVRENH:</b> OV<br>1 = OVRDAT              | verride Enable<br><1> provides (                         | for PWMxH P                                         | in bit<br>on PWMxH pin                                |                      |                 |        |
| bit 8           | 1 = OVRDAT                                   | <0> provides (                                           | for PWMxL Pin<br>data for output<br>es data for PWI | on PWMxL pin                                          |                      |                 |        |
| bit 7-6         | If OVERENH                                   | = 1, OVRDAT                                              | <1> provides of                                     | L Pins if Overric<br>data for PWMxH<br>lata for PWMxL | 1                    | bits            |        |
| bit 5-4         | FCLCONx <if<br>If Fault active</if<br>       | LTMOD> = 0:<br>, then FLTDA                              | Normal Fault                                        | state for PWMx                                        | Н                    | abled bits      |        |
|                 | II Fault active                              |                                                          | 1 < 0 > provides                                    | state for PWMx                                        | L                    |                 |        |

### REGISTER 16-19: IOCONX: PWM I/O CONTROL REGISTER

- **Note 1:** These bits should not be changed after the PWM module is enabled (PTEN = 1).
  - 2: State represents the active/inactive state of the PWM depending on the POLH and POLL bit settings.

#### REGISTER 16-19: IOCONX: PWM I/O CONTROL REGISTER (CONTINUED)

| bit 3-2 | CLDAT<1:0>: State <sup>(2)</sup> for PWMxH and PWMxL Pins if CLMOD is Enabled bits                 |
|---------|----------------------------------------------------------------------------------------------------|
|         | FCLCONx <ifltmod> = 0: Normal Fault mode</ifltmod>                                                 |
|         | If current-limit active, then CLDAT<1> provides state for PWMxH                                    |
|         | If current-limit active, then CLDAT<0> provides state for PWMxL                                    |
|         | <u>FCLCONx<ifltmod> = 1: Independent Fault mode</ifltmod></u><br>CLDAT<1:0> is ignored             |
| bit 1   | SWAP: SWAP PWMxH and PWMxL pins bit                                                                |
|         | 1 = PWMxH output signal is connected to PWMxL pins; PWMxL output signal is connected to PWMxH pins |
|         | 0 = PWMxH and PWMxL pins are mapped to their respective pins                                       |
| bit 0   | OSYNC: Output Override Synchronization bit                                                         |
|         | 1 = Output overrides via the OVRDAT<1:0> bits are synchronized to the PWM time base                |
|         | 0 = Output overrides via the OVDDAT<1:0> bits occur on next CPU clock boundary                     |
|         |                                                                                                    |

- Note 1: These bits should not be changed after the PWM module is enabled (PTEN = 1).
  - 2: State represents the active/inactive state of the PWM depending on the POLH and POLL bit settings.

| R/W-0                              | R/W-0 | R/W-0            | R/W-0 | R/W-0                              | R/W-0 | R/W-0              | R/W-0 |  |
|------------------------------------|-------|------------------|-------|------------------------------------|-------|--------------------|-------|--|
|                                    |       |                  | TRGCI | MP<15:8>                           |       |                    |       |  |
| bit 15                             |       |                  |       |                                    |       |                    | bit 8 |  |
| R/W-0                              | R/W-0 | R/W-0            | R/W-0 | R/W-0                              | U-0   | U-0                | U-0   |  |
|                                    |       | TRGCMP<7:3>      |       |                                    | —     | —                  | _     |  |
| bit 7                              |       |                  |       |                                    |       | bit C              |       |  |
| Legend:                            |       |                  |       |                                    |       |                    |       |  |
| R = Readable                       | bit   | W = Writable     | bit   | U = Unimplemented bit, read as '0' |       |                    |       |  |
| -n = Value at POR '1' = Bit is set |       | '1' = Bit is set |       | '0' = Bit is cleared               |       | x = Bit is unknown |       |  |

### REGISTER 16-20: TRIGX: PWM PRIMARY TRIGGER COMPARE VALUE REGISTER

bit 15-3 **TRGCMP<15:3>:** Trigger Compare Value bits When the primary PWM functions in local time base, this register contains the compare values that can trigger the ADC module.

bit 2-0 Unimplemented: Read as '0'

|               | R/W-0                                                                                          | R/W-0                                                   | R/W-0                   | R/W-0           | R/W-0                 | R/W-0                | R/W-0        |
|---------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------|-----------------|-----------------------|----------------------|--------------|
| IFLTMOD       |                                                                                                | CI                                                      | _SRC<4:0> <sup>(2</sup> | 2,3)            |                       | CLPOL <sup>(1)</sup> | CLMOD        |
| bit 15        |                                                                                                |                                                         |                         |                 |                       | •                    | bit          |
| R/W-0         | R/W-0                                                                                          | R/W-0                                                   | R/W-0                   | R/W-0           | R/W-0                 | R/W-0                | R/W-0        |
|               | F                                                                                              | LTSRC<4:0> <sup>(2,3)</sup>                             |                         |                 | FLTPOL <sup>(1)</sup> | FLTMO                | D<1:0>       |
| bit 7         |                                                                                                |                                                         |                         |                 |                       | •                    | bit          |
| Legend:       |                                                                                                |                                                         |                         |                 |                       |                      |              |
| R = Readable  | e bit                                                                                          | W = Writable b                                          | oit                     | U = Unimple     | mented bit, read      | as '0'               |              |
| -n = Value at | POR                                                                                            | '1' = Bit is set                                        |                         | '0' = Bit is cl |                       | x = Bit is unkn      | iown         |
|               | -                                                                                              |                                                         |                         |                 |                       |                      | -            |
| bit 15        | IFLTMOD: In                                                                                    | ndependent Fault                                        | Mode Enab               | le bit          |                       |                      |              |
|               |                                                                                                | dent Fault mode:                                        |                         |                 | I TDAT<1> to PV       | VMxH output, a       | nd Fault inp |
|               |                                                                                                | _TDAT<0> to PWI                                         |                         |                 |                       |                      |              |
|               |                                                                                                | Fault mode: Cur                                         |                         |                 |                       |                      |              |
|               |                                                                                                | The PWM Fault r                                         |                         |                 |                       |                      |              |
|               | •                                                                                              |                                                         |                         |                 |                       |                      | •            |
| bit 14-10     |                                                                                                | >: Current-Limit (                                      |                         |                 |                       |                      |              |
|               |                                                                                                | lso specify the sc                                      | burce for the           | dead time cor   | npensation input      | signal, DTCM         | -x.          |
|               | 11111 <b>= Re</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 11110 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 11101 = Fai<br>11100 = Fai                                                                     |                                                         |                         |                 |                       |                      |              |
|               | 11011 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 11010 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 11000 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 11000 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 10111 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 10110 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 10101 <b>= Fa</b>                                                                              | ult 14                                                  |                         |                 |                       |                      |              |
|               | 10100 <b>= Fa</b>                                                                              | ult 13                                                  |                         |                 |                       |                      |              |
|               | 10011 <b>= Fa</b>                                                                              | ult 12                                                  |                         |                 |                       |                      |              |
|               | 10010 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 10001 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 10000 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 01111 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 01110 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 01101 = Fai                                                                                    |                                                         |                         |                 |                       |                      |              |
|               | 01100 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 01011 = Fa                                                                                     |                                                         |                         |                 |                       |                      |              |
|               | 01010 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               |                                                                                                |                                                         |                         |                 |                       |                      |              |
|               | 01001 = Fa                                                                                     | ult 1                                                   |                         |                 |                       |                      |              |
|               | 01000 <b>= Fa</b>                                                                              |                                                         |                         |                 |                       |                      |              |
|               | 01000 <b>= Fa</b><br>00111 <b>= Re</b>                                                         | served                                                  |                         |                 |                       |                      |              |
|               | 01000 <b>= Fa</b>                                                                              | served<br>served                                        |                         |                 |                       |                      |              |
|               | 01000 = Fai<br>00111 = Re<br>00110 = Re                                                        | served<br>served<br>served                              |                         |                 |                       |                      |              |
|               | 01000 = Fai<br>00111 = Re<br>00110 = Re<br>00101 = Re<br>00100 = Re                            | served<br>served<br>served<br>served                    | 4                       |                 |                       |                      |              |
|               | 01000 = Fai<br>00111 = Re<br>00110 = Re<br>00101 = Re<br>00100 = Re<br>00011 = An              | served<br>served<br>served                              |                         |                 |                       |                      |              |
|               | 01000 = Fa<br>00111 = Re<br>00110 = Re<br>00101 = Re<br>00100 = Re<br>00011 = An<br>00010 = An | served<br>served<br>served<br>served<br>alog Comparator | 3<br>2                  |                 |                       |                      |              |

- 2: When Independent Fault mode is enabled (IFLTMOD = 1), and Fault 1 is used for Current-Limit mode (CLSRC<4:0> = b0000), the Fault Control Source Select bits (FLTSRC<4:0>) should be set to an unused Fault source to prevent Fault 1 from disabling both the PWMxL and PWMxH outputs.
- 3: When Independent Fault mode is enabled (IFLTMOD = 1) and Fault 1 is used for Fault mode (FLTSRC<4:0> = b0000), the Current-Limit Control Source Select bits (CLSRC<4:0>) should be set to an unused current-limit source to prevent the current-limit source from disabling both the PWMxH and PWMxL outputs.

© 2009-2012 Microchip Technology Inc.

|         | ER 16-21: FCLCONX: PWM FAULT CURRENT-LIMIT CONTROL REGISTER (CONTINUED)                                                                                                                              |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 9   | <b>CLPOL:</b> Current-Limit Polarity bit for PWM Generator # <sup>(1)</sup>                                                                                                                          |
|         | 1 = The selected current-limit source is active-low                                                                                                                                                  |
|         | 0 = The selected current-limit source is active-high                                                                                                                                                 |
| bit 8   | <b>CLMOD:</b> Current-Limit Mode Enable bit for PWM Generator #                                                                                                                                      |
|         | 1 = Current-Limit mode is enabled                                                                                                                                                                    |
|         | 0 = Current-Limit mode is disabled                                                                                                                                                                   |
| bit 7-3 | FLTSRC<4:0>: Fault Control Signal Source Select bits for PWM Generator # <sup>(2,4)</sup>                                                                                                            |
|         | 11111 = Reserved                                                                                                                                                                                     |
|         | 11110 <b>= Fault 23</b>                                                                                                                                                                              |
|         | 11101 <b>= Fault 22</b>                                                                                                                                                                              |
|         | 11100 <b>= Fault 21</b>                                                                                                                                                                              |
|         | 11011 <b>= Fault 20</b>                                                                                                                                                                              |
|         | 11010 <b>= Fault 19</b>                                                                                                                                                                              |
|         | 11001 <b>= Fault 18</b>                                                                                                                                                                              |
|         | 11000 <b>= Fault 17</b>                                                                                                                                                                              |
|         | 10111 <b>= Fault 16</b>                                                                                                                                                                              |
|         | 10110 <b>= Fault 15</b>                                                                                                                                                                              |
|         | 10101 = Fault 14                                                                                                                                                                                     |
|         | 10100 = Fault 13                                                                                                                                                                                     |
|         | 10011 = Fault 12                                                                                                                                                                                     |
|         | 10010 = Fault 11                                                                                                                                                                                     |
|         | 10001 = Fault 10                                                                                                                                                                                     |
|         | 10000 = Fault 9                                                                                                                                                                                      |
|         | 01111 = Fault 8<br>01110 = Fault 7                                                                                                                                                                   |
|         | 01100 = Fault 7<br>01101 = Fault 6                                                                                                                                                                   |
|         | 01100 = Fault 5                                                                                                                                                                                      |
|         | 01001 = Fault 4                                                                                                                                                                                      |
|         | 01010 = Fault 3                                                                                                                                                                                      |
|         | 01001 = Fault 2                                                                                                                                                                                      |
|         | 01000 = Fault 1                                                                                                                                                                                      |
|         | 00111 = Reserved                                                                                                                                                                                     |
|         | 00110 = Reserved                                                                                                                                                                                     |
|         | 00101 = Reserved                                                                                                                                                                                     |
|         | 00100 = Reserved                                                                                                                                                                                     |
|         | 00011 = Analog Comparator 4                                                                                                                                                                          |
|         | 00010 = Analog Comparator 3                                                                                                                                                                          |
|         | 00001 = Analog Comparator 2                                                                                                                                                                          |
|         | 00000 = Analog Comparator 1                                                                                                                                                                          |
| bit 2   | <b>FLTPOL:</b> Fault Polarity bit for PWM Generator # <sup>(1)</sup>                                                                                                                                 |
|         | 1 = The selected Fault source is active-low                                                                                                                                                          |
|         | 0 = The selected Fault source is active-high                                                                                                                                                         |
| bit 1-0 | FLTMOD<1:0>: Fault Mode bits for PWM Generator #                                                                                                                                                     |
|         | 11 = Fault input is disabled                                                                                                                                                                         |
|         | 10 = Reserved                                                                                                                                                                                        |
|         | 01 = The selected Fault source forces PWMxH, PWMxL pins to FLTDAT values (cycle)                                                                                                                     |
|         | 00 = The selected Fault source forces PWMxH, PWMxL pins to FLTDAT values (latched condition)                                                                                                         |
|         |                                                                                                                                                                                                      |
| Note 1: | These bits should be changed only when $PTEN = 0$ (PTCON<15>).                                                                                                                                       |
| 2:      | When Independent Fault mode is enabled (IFLTMOD = 1), and Fault 1 is used for Current-Limit mode (CLSRC<4:0> = b0000), the Fault Control Source Select bits (FLTSRC<4:0>) should be set to an unused |

Fault source to prevent Fault 1 from disabling both the PWMxL and PWMxH outputs.
When Independent Fault mode is enabled (IFLTMOD = 1) and Fault 1 is used for Fault mode (FLTSRC<4:0> = b0000), the Current-Limit Control Source Select bits (CLSRC<4:0>) should be set to an unused current-limit source to prevent the current-limit source from disabling both the PWMxH and PWMxL outputs.

| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0     | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|-------|-----------|-------|-------|-------|
|        |       |       | STRGC | /IP<15:8> |       |       |       |
| bit 15 |       |       |       |           |       |       | bit 8 |
|        |       |       |       |           |       |       |       |

### REGISTER 16-22: STRIGX: PWM SECONDARY TRIGGER COMPARE VALUE REGISTER<sup>(1)</sup>

| bit 7 |       |            |       |       |     |     | bit 0 |
|-------|-------|------------|-------|-------|-----|-----|-------|
|       | ST    | RGCMP<7:3> |       |       |     |     | —     |
| R/W-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | U-0 | U-0 | U-0   |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

## bit 15-3 STRGCMP<15:3>: Secondary Trigger Compare Value bits When the secondary PWM functions in local time base, this register contains the compare values that can trigger the ADC module.

bit 2-0 Unimplemented: Read as '0'

**Note 1:** STRIGx cannot generate the PWM trigger interrupts.

© 2009-2012 Microchip Technology Inc.

| R/W-0         | R/W-0                                  | R/W-0                              | R/W-0              | R/W-0                                                   | R/W-0              | U-0              | U-0          |  |
|---------------|----------------------------------------|------------------------------------|--------------------|---------------------------------------------------------|--------------------|------------------|--------------|--|
| PHR           | PHF                                    | PLR                                | PLF                | FLTLEBEN                                                | CLLEBEN            | _                | _            |  |
| bit 15        |                                        |                                    |                    |                                                         |                    |                  | bit 8        |  |
| U-0           | U-0                                    | R/W-0                              | R/W-0              | R/W-0                                                   | R/W-0              | R/W-0            | R/W-0        |  |
|               | _                                      | BCH <sup>(1)</sup>                 | BCL <sup>(1)</sup> | BPHH                                                    | BPHL               | BPLH             | BPLL         |  |
| bit 7         |                                        |                                    |                    |                                                         |                    |                  | bit          |  |
| Legend:       |                                        |                                    |                    |                                                         |                    |                  |              |  |
| R = Readable  | e bit                                  | W = Writable                       | bit                | U = Unimpler                                            | nented bit, read   | as '0'           |              |  |
| -n = Value at | POR                                    | '1' = Bit is se                    | :                  | '0' = Bit is cle                                        | ared               | x = Bit is unkn  | iown         |  |
| bit 15        | 1 = Rising ed                          |                                    | will trigger Le    | le bit<br>ading-Edge Bla<br>g edge of PWM               |                    |                  |              |  |
| bit 14        | 1 = Falling e                          |                                    | will trigger Le    | le bit<br>eading-Edge Bla<br>g edge of PWM              |                    |                  |              |  |
| bit 13        | 1 = Rising ed                          |                                    | will trigger Le    | e bit<br>ading-Edge Bla<br>g edge of PWM                |                    |                  |              |  |
| bit 12        | 1 = Falling e                          |                                    | will trigger Le    | e bit<br>ading-Edge Bla<br>g edge of PWM                |                    |                  |              |  |
| bit 11        | 1 = Leading-                           | Edge Blanking                      | is applied to      | anking Enable<br>selected fault in<br>I to selected fau | put                |                  |              |  |
| bit 10        | 1 = Leading-                           | Edge Blanking                      | is applied to      | Blanking Enable<br>selected curren<br>I to selected cur | t-limit input      |                  |              |  |
| bit 9-6       | Unimplemer                             | nted: Read as                      | 0'                 |                                                         |                    |                  |              |  |
| bit 5         | BCH: Blankiı                           | ng in Selected-                    | Blanking Sigr      | nal High Enable                                         | bit <sup>(1)</sup> |                  |              |  |
|               |                                        | nking (of currer<br>ing when selec |                    |                                                         | als) when selec    | ted blanking sig | gnal is high |  |
| bit 4         |                                        | •                                  | •                  | al Low Enable                                           | oit <sup>(1)</sup> |                  |              |  |
|               | 1 = State bla                          | -                                  | nt-limit and/or    | fault input sign                                        | als) when selec    | ted blanking sig | gnal is low  |  |
| bit 3         |                                        | king in PWMxH                      | -                  | -                                                       |                    |                  |              |  |
|               | 1 = State bla                          | -                                  | nt-limit and/or    | fault input sign                                        | als) when PWM      | xH output is hig | gh           |  |
| bit 2         | BPHL: Blanking in PWMxH Low Enable bit |                                    |                    |                                                         |                    |                  |              |  |
|               |                                        | nking (of currer                   |                    |                                                         | als) when PWM      | xH output is lov | N            |  |
| bit 1         |                                        | king in PWMxL                      | •                  |                                                         |                    |                  |              |  |
|               |                                        | nking (of currei<br>ing when PWN   |                    |                                                         | als) when PWM      | xL output is hig | Jh           |  |
| bit 0         |                                        | ing in PWMxL                       | -                  | -                                                       |                    |                  |              |  |
|               | 1 = State bla                          | -                                  | nt-limit and/or    | fault input sign                                        | als) when PWM      | xL output is lov | v            |  |

### REGISTER 16-23: LEBCONX: LEADING-EDGE BLANKING CONTROL REGISTER

Note 1: The blanking signal is selected via the BLANKSEL bits in the AUXCONx register.

| U-0                                | U-0   | U-0                                     | U-0                                | R/W-0 | R/W-0    | R/W-0 | R/W-0 |  |  |
|------------------------------------|-------|-----------------------------------------|------------------------------------|-------|----------|-------|-------|--|--|
| _                                  |       | —                                       | _                                  |       | LEB<8:5> |       |       |  |  |
| bit 15                             |       |                                         |                                    |       |          |       | bit 8 |  |  |
|                                    |       |                                         |                                    |       |          |       |       |  |  |
| R/W-0                              | R/W-0 | R/W-0                                   | R/W-0                              | R/W-0 | U-0      | U-0   | U-0   |  |  |
|                                    |       | LEB<4:0>                                |                                    |       | —        | —     | —     |  |  |
| bit 7                              |       |                                         |                                    |       |          |       | bit 0 |  |  |
|                                    |       |                                         |                                    |       |          |       |       |  |  |
| Legend:                            |       |                                         |                                    |       |          |       |       |  |  |
| R = Readable bit W = Writable bit  |       | U = Unimplen                            | U = Unimplemented bit, read as '0' |       |          |       |       |  |  |
| -n = Value at POR '1' = Bit is set |       | '0' = Bit is cleared x = Bit is unknown |                                    |       | nown     |       |       |  |  |

### REGISTER 16-24: LEBDLYx: LEADING-EDGE BLANKING DELAY REGISTER

bit 11-3 LEB<8:0>: Leading-Edge Blanking Delay bits for Current-Limit and Fault Inputs Value in 8.32 ns increments

bit 2-0 Unimplemented: Read as '0'

| R/W-0           | R/W-0                                                                                                                                                                                                                             | U-0                                                                                                                                                                     | U-0                                                                                                                                                                     | R/W-0                                                                                                              | R/W-0          | R/W-0           | R/W-0   |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------|-----------------|---------|--|
| HRPDIS          | HRDDIS                                                                                                                                                                                                                            | _                                                                                                                                                                       | _                                                                                                                                                                       | BLANKSEL<3:0>                                                                                                      |                |                 |         |  |
| bit 15          |                                                                                                                                                                                                                                   |                                                                                                                                                                         |                                                                                                                                                                         |                                                                                                                    |                |                 | bit 8   |  |
| U-0             | U-0                                                                                                                                                                                                                               | R/W-0                                                                                                                                                                   | R/W-0                                                                                                                                                                   | R/W-0                                                                                                              | R/W-0          | R/W-0           | R/W-0   |  |
| _               | _                                                                                                                                                                                                                                 |                                                                                                                                                                         | CHOP                                                                                                                                                                    | SEL<3:0>                                                                                                           |                | CHOPHEN         | CHOPLEN |  |
| bit 7           |                                                                                                                                                                                                                                   |                                                                                                                                                                         |                                                                                                                                                                         |                                                                                                                    |                |                 | bit C   |  |
| Legend:         |                                                                                                                                                                                                                                   |                                                                                                                                                                         |                                                                                                                                                                         |                                                                                                                    |                |                 |         |  |
| R = Readable    | bit                                                                                                                                                                                                                               | W = Writable                                                                                                                                                            | bit                                                                                                                                                                     | U = Unimplen                                                                                                       | nented bit, re | ad as '0'       |         |  |
| -n = Value at I | POR                                                                                                                                                                                                                               | '1' = Bit is se                                                                                                                                                         | t                                                                                                                                                                       | '0' = Bit is cle                                                                                                   | ared           | x = Bit is unkr | nown    |  |
| bit 15          | 1 = High reso                                                                                                                                                                                                                     | h Resolution F<br>lution PWM pe<br>lution PWM pe                                                                                                                        | eriod is disable                                                                                                                                                        | ed to reduce po                                                                                                    | wer consump    | tion            |         |  |
| bit 14          | 0                                                                                                                                                                                                                                 | h Resolution F                                                                                                                                                          |                                                                                                                                                                         |                                                                                                                    |                |                 |         |  |
| DIC 14          | 1 = High reso                                                                                                                                                                                                                     |                                                                                                                                                                         | uty cycle is dis                                                                                                                                                        | abled to reduce                                                                                                    | e power cons   | umption         |         |  |
| bit 13-12       | Unimplemen                                                                                                                                                                                                                        | ted: Read as                                                                                                                                                            | ʻ0'                                                                                                                                                                     |                                                                                                                    |                |                 |         |  |
|                 | 1001 = PWM<br>1000 = PWM<br>0111 = PWM<br>0110 = PWM<br>0101 = PWM<br>0100 = PWM<br>0011 = PWM<br>0010 = PWM                                                                                                                      | 9H selected a<br>8H selected a<br>7H selected a<br>6H selected a<br>5H selected a<br>4H selected a<br>3H selected a<br>1H selected a<br>1H selected a<br>no state blank | s state blank s<br>s state blank s | source<br>source<br>source<br>source<br>source<br>source<br>source                                                 |                |                 |         |  |
| bit 7-6         | Unimplemented: Read as '0'                                                                                                                                                                                                        |                                                                                                                                                                         |                                                                                                                                                                         |                                                                                                                    |                |                 |         |  |
| bit 5-2         | The selected<br>1001 = PWM<br>0100 = PWM<br>0111 = PWM<br>0101 = PWM<br>0100 = PWM<br>0011 = PWM<br>0010 = PWM<br>0010 = PWM                                                                                                      | 9H selected a<br>8H selected a<br>7H selected a<br>6H selected a<br>5H selected a<br>4H selected a<br>3H selected a<br>2H selected a<br>1H selected a                   | ble and disabl<br>s CHOP clock<br>s CHOP clock          | e (CHOP) the s<br>source<br>source<br>source<br>source<br>source<br>source<br>source<br>source<br>source<br>source |                | 1 outputs       |         |  |
| bit 1           | <ul> <li>0000 = Chop Clock generator selected as CHOP clock source</li> <li>CHOPHEN: PWMxH Output Chopping Enable bit</li> <li>1 = PWMxH chopping function is enabled</li> <li>0 = PWMxH chopping function is disabled</li> </ul> |                                                                                                                                                                         |                                                                                                                                                                         |                                                                                                                    |                |                 |         |  |
| bit 0           | CHOPLEN: F<br>1 = PWMxL c                                                                                                                                                                                                         | PWMxL Output<br>hopping functi                                                                                                                                          | Chopping En                                                                                                                                                             | able bit                                                                                                           |                |                 |         |  |

## REGISTER 16-25: AUXCONx: PWM AUXILIARY CONTROL REGISTER

## REGISTER 16-26: PWMCAPx: PRIMARY PWM TIME BASE CAPTURE REGISTER

| R-0               | R-0 | R-0                        | R-0    | R-0                         | R-0             | R-0            | R-0   |
|-------------------|-----|----------------------------|--------|-----------------------------|-----------------|----------------|-------|
|                   |     |                            | PWMCAF | <15:8> <sup>(1,2,3,4)</sup> |                 |                |       |
| bit 15            |     |                            |        |                             |                 |                | bit 8 |
|                   |     |                            |        |                             |                 |                |       |
| R-0               | R-0 | R-0                        | R-0    | R-0                         | U-0             | U-0            | U-0   |
|                   | PW  | MCAP<7:3> <sup>(1,2,</sup> | 3,4)   |                             | _               | _              | _     |
| bit 7             |     |                            |        |                             |                 |                | bit 0 |
|                   |     |                            |        |                             |                 |                |       |
| Legend:           |     |                            |        |                             |                 |                |       |
| R = Readable bit  |     | W = Writable               | bit    | U = Unimpler                | nented bit, rea | d as '0'       |       |
| -n = Value at POR | 2   | '1' = Bit is set           |        | '0' = Bit is cle            | ared            | x = Bit is unk | nown  |

bit 15-3**PWMCAP<15:3>:** Captured PWM Time Base Value bits<sup>(1,2,3,4)</sup>The value in this register represents the captured PWM time base value when a leading edge is<br/>detected on the current-limit input.

#### bit 2-0 Unimplemented: Read as '0'

#### **Note 1:** The capture feature is only available on primary output (PWMxH).

- **2:** This feature is active only after LEB processing on the current-limit input signal is complete.
- **3:** The minimum capture resolution is 8.32 ns.
- 4: This feature can be used when the XPRES bit (PWMCONx<1>) is set to '0'.

NOTES:

# 17.0 QUADRATURE ENCODER INTERFACE (QEI) MODULE

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 dsPIC33FJ64GS406/606/608/610 and families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 15. "Quadrature Encoder Interface (QEI)" (DS70208) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

This chapter describes the Quadrature Encoder Interface (QEI) module and associated operational modes. The QEI module provides the interface to incremental encoders for obtaining mechanical position data.

The operational features of the QEI include:

- Three input channels for two phase signals and index pulse
- 16-bit up/down position counter
- · Count direction status
- Position Measurement (x2 and x4) mode
- Programmable digital noise filters on inputs
- · Alternate 16-bit Timer/Counter mode
- · Quadrature Encoder Interface interrupts

These operating modes are determined by setting the appropriate bits, QEIM<2:0> in (QEIxCON<10:8>). Figure 17-1 depicts the Quadrature Encoder Interface block diagram.

Note: An 'x' used in the names of pins, control/ status bits and registers denotes a particular QEI module number (x = 1 or 2).

## FIGURE 17-1: QUADRATURE ENCODER INTERFACE BLOCK DIAGRAM (x = 1 OR 2)



| REGISTER 1       | 7-1: QEIxC                                                                                                                       | ON: QEIx CO                                                                                                 | ONTROL RE                                                                             | GISTER (x =                                                          | = 1 or 2)                                                                          |                                    |                        |
|------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------|------------------------|
| R/W-0            | U-0                                                                                                                              | R/W-0                                                                                                       | R-0                                                                                   | R/W-0                                                                | R/W-0                                                                              | R/W-0                              | R/W-0                  |
| CNTERR           |                                                                                                                                  | QEISIDL                                                                                                     | INDEX                                                                                 | UPDN                                                                 |                                                                                    | QEIM<2:0>                          |                        |
| bit 15           |                                                                                                                                  |                                                                                                             |                                                                                       |                                                                      |                                                                                    |                                    | bit                    |
| R/W-0            | R/W-0                                                                                                                            | R/W-0                                                                                                       | R/W-0                                                                                 | R/W-0                                                                | R/W-0                                                                              | R/W-0                              | R/W-0                  |
| SWPAB            | PCDOUT                                                                                                                           | TQGATE                                                                                                      | -                                                                                     | PS<1:0>                                                              | POSRES                                                                             | TQCS                               | UPDN_SR                |
| bit 7            | 1 00001                                                                                                                          |                                                                                                             | , qora                                                                                |                                                                      | 1 001120                                                                           | 1000                               | bit                    |
| Legend:          |                                                                                                                                  |                                                                                                             |                                                                                       |                                                                      |                                                                                    |                                    |                        |
| R = Readable     | bit                                                                                                                              | W = Writable                                                                                                | bit                                                                                   | U = Unimple                                                          | mented bit, read                                                                   | l as '0'                           |                        |
| -n = Value at F  | POR                                                                                                                              | '1' = Bit is set                                                                                            |                                                                                       | '0' = Bit is cle                                                     | eared                                                                              | x = Bit is unk                     | nown                   |
| bit 15           | 1 = Position c                                                                                                                   | unt Error Statu<br>count error has<br>on count error h                                                      | occurred                                                                              |                                                                      |                                                                                    |                                    |                        |
| bit 14           | Unimplemen                                                                                                                       | ted: Read as '                                                                                              | 0'                                                                                    |                                                                      |                                                                                    |                                    |                        |
| bit 13           | 1 = Discontinu                                                                                                                   | p in Idle Mode<br>ue module ope<br>module operati                                                           | ration when d                                                                         |                                                                      | lle mode                                                                           |                                    |                        |
| bit 12           |                                                                                                                                  | Pin State Stati<br>is High                                                                                  |                                                                                       |                                                                      |                                                                                    |                                    |                        |
| bit 11           | 1 = Position C                                                                                                                   | on Counter Dire<br>Counter Directio                                                                         | on is positive                                                                        | (+)                                                                  |                                                                                    |                                    |                        |
| bit 10-8         | 111 = Quadra<br>(MAXx)<br>110 = Quadra<br>101 = Quadra<br>(MAXx)<br>100 = Quadra<br>011 = Unused<br>010 = Unused<br>001 = Starts | CNT)<br>ature Encoder I<br>ature Encoder I<br>CNT)<br>ature Encoder I<br>d (Module disal<br>d (Module disal | nterface enat<br>Interface enat<br>Interface enat<br>Interface enat<br>bled)<br>bled) | oled (x4 mode)<br>oled (x4 mode)<br>oled (x2 mode)<br>oled (x2 mode) | bits<br>with position cc<br>with Index Puls<br>with position cc<br>with Index Puls | e reset of posi<br>ounter reset by | ition counter<br>match |
| bit 7            | SWPAB: Pha<br>1 = Phase A a                                                                                                      | se A and Phas<br>and Phase B in<br>and Phase B in                                                           | e B Input Swa<br>puts swapped                                                         | ap Select bit<br>d                                                   |                                                                                    |                                    |                        |
| bit 6            | <b>PCDOUT:</b> Position C                                                                                                        | sition Counter                                                                                              | Direction Stat                                                                        | e Output Enab<br>put Enable (QE                                      | le bit<br>El logic controls<br>Normal I/O pin o                                    |                                    | n)                     |
| 2: Rea<br>3: Pre | scaler utilized f                                                                                                                | n QEIM<2:0> =                                                                                               | · '1xx'. Read/<br>mode only.                                                          | write bit when                                                       | QEIM<2:0> = '0                                                                     | 01'.                               |                        |

# REGISTER 17-1: QEIxCON: QEIx CONTROL REGISTER (x = 1 or 2)

5: When configured for QEI mode, this control bit is a 'don't care'.

#### **REGISTER 17-1: QEIXCON: QEIX CONTROL REGISTER (x = 1 or 2) (CONTINUED)**

| bit 5   | <b>TQGATE:</b> Timer Gated Time Accumulation Enable bit<br>1 = Timer gated time accumulation enabled<br>0 = Timer gated time accumulation disabled                                                                                    |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4-3 | <b>TQCKPS&lt;1:0&gt;:</b> Timer Input Clock Prescale Select bits <sup>(3)</sup><br>11 = 1:256 prescale value<br>10 = 1:64 prescale value<br>01 = 1:8 prescale value<br>00 = 1:1 prescale value                                        |
| bit 2   | <ul> <li>POSRES: Position Counter Reset Enable bit<sup>(4)</sup></li> <li>1 = Index Pulse resets Position Counter</li> <li>0 = Index Pulse does not reset Position Counter</li> </ul>                                                 |
| bit 1   | <b>TQCS:</b> Timer Clock Source Select bit<br>1 = External clock from pin QEAx (on the rising edge)<br>0 = Internal clock (TcY)                                                                                                       |
| bit 0   | <pre>UPDN_SRC: Position Counter Direction Selection Control bit<sup>(5)</sup> 1 = QEBx pin state defines position counter direction 0 = Control/Status bit, UPDN (QEIxCON&lt;11&gt;), defines timer counter (POSxCNT) direction</pre> |

- **Note 1:** CNTERR flag only applies when QEIM<2:0> = '110' or '100'.
  - 2: Read-only bit when QEIM<2:0> = '1xx'. Read/write bit when QEIM<2:0> = '001'.
  - 3: Prescaler utilized for 16-bit Timer mode only.
  - 4: This bit applies only when QEIM < 2:0 > = 100 or 110.
  - 5: When configured for QEI mode, this control bit is a 'don't care'.

|                 | U-0                                                                                                                                                                                                                                                                                       | U-0                                                                                                                                                                                                                                                                                                               | U-0                                                                                                                                                     | U-0                                                                                                             | R/W-0                                                 | R/W-0                   | R/W-0  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------|--------|
| _               |                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                         |                                                                                                                 | IMV<                                                  | 2:0>                    | CEID   |
| bit 15          |                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                         |                                                                                                                 |                                                       |                         | bit    |
| <b>D</b> # 44 0 |                                                                                                                                                                                                                                                                                           | <b>D</b> 444 A                                                                                                                                                                                                                                                                                                    |                                                                                                                                                         |                                                                                                                 |                                                       |                         |        |
| R/W-0           |                                                                                                                                                                                                                                                                                           | R/W-0                                                                                                                                                                                                                                                                                                             |                                                                                                                                                         | U-0                                                                                                             | U-0                                                   | U-0                     | U-0    |
| QEOUT           |                                                                                                                                                                                                                                                                                           | QECK<2:0>                                                                                                                                                                                                                                                                                                         |                                                                                                                                                         | —                                                                                                               | _                                                     | —                       |        |
|                 |                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                         |                                                                                                                 |                                                       |                         | bit    |
| Legend:         |                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                         |                                                                                                                 |                                                       |                         |        |
| R = Readab      | ole bit                                                                                                                                                                                                                                                                                   | W = Writable                                                                                                                                                                                                                                                                                                      | bit                                                                                                                                                     | U = Unimple                                                                                                     | mented bit, read                                      | as '0'                  |        |
| -n = Value a    | at POR                                                                                                                                                                                                                                                                                    | '1' = Bit is set                                                                                                                                                                                                                                                                                                  |                                                                                                                                                         | '0' = Bit is cle                                                                                                | eared                                                 | x = Bit is unkr         | iown   |
|                 |                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                         |                                                                                                                 |                                                       |                         |        |
| bit 15-11       | -                                                                                                                                                                                                                                                                                         | ted: Read as '                                                                                                                                                                                                                                                                                                    |                                                                                                                                                         |                                                                                                                 |                                                       |                         |        |
| bit 10-9        |                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                         |                                                                                                                 | e user applicatio                                     |                         |        |
|                 | QEAx and QE                                                                                                                                                                                                                                                                               | EBx input pins                                                                                                                                                                                                                                                                                                    | during an Ind                                                                                                                                           | ex pulse when                                                                                                   | the POSxCNT r                                         | egister is to be        | reset. |
|                 | In x4 Quadra                                                                                                                                                                                                                                                                              | ture Count Mod                                                                                                                                                                                                                                                                                                    | de:                                                                                                                                                     |                                                                                                                 |                                                       |                         |        |
|                 | IMV1 =                                                                                                                                                                                                                                                                                    | Required State                                                                                                                                                                                                                                                                                                    | of Phase R i                                                                                                                                            | input signal for                                                                                                | motoh on indov                                        | nuleo                   |        |
|                 |                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                         | input signal ior                                                                                                | match on muex                                         | puise                   |        |
|                 |                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                         |                                                                                                                 | match on index                                        |                         |        |
|                 |                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                         |                                                                                                                 |                                                       |                         |        |
|                 | IMV0 =<br>In x4 Quadra                                                                                                                                                                                                                                                                    | Required State                                                                                                                                                                                                                                                                                                    | e of Phase A i<br><u>de:</u>                                                                                                                            | input signal for                                                                                                | match on index                                        | pulse                   |        |
|                 | IMV0 =<br>In x4 Quadra<br>IMV1 =                                                                                                                                                                                                                                                          | Required State<br>ture Count Moo<br>Selects Phase                                                                                                                                                                                                                                                                 | e of Phase A i<br><u>de:</u><br>input signal f                                                                                                          | for Index state i                                                                                               | match on index<br>match (0 = Phas                     | pulse<br>e A, 1 = Phase |        |
|                 | IMV0 =<br>In x4 Quadra<br>IMV1 =                                                                                                                                                                                                                                                          | Required State<br>ture Count Moo<br>Selects Phase                                                                                                                                                                                                                                                                 | e of Phase A i<br><u>de:</u><br>input signal f                                                                                                          | for Index state i                                                                                               | match on index                                        | pulse<br>e A, 1 = Phase |        |
| bit 8           | IMV0 =<br>In x4 Quadra<br>IMV1 =<br>IMV0 =                                                                                                                                                                                                                                                | Required State<br>ture Count Moo<br>Selects Phase                                                                                                                                                                                                                                                                 | e of Phase A i<br><u>de:</u><br>input signal f<br>of the select                                                                                         | for Index state i                                                                                               | match on index<br>match (0 = Phas                     | pulse<br>e A, 1 = Phase |        |
| bit 8           | IMV0 =<br>In x4 Quadra<br>IMV1 =<br>IMV0 =<br>CEID: Count                                                                                                                                                                                                                                 | Required State<br>ture Count Moo<br>Selects Phase<br>Required state                                                                                                                                                                                                                                               | e of Phase A i<br><u>de:</u><br>input signal f<br>of the select<br>Disable bit                                                                          | input signal for<br>for Index state r<br>ed Phase input                                                         | match on index<br>match (0 = Phas                     | pulse<br>e A, 1 = Phase |        |
| bit 8           | IMV0 =<br>In x4 Quadrat<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts                                                                                                                                                                                                              | Required State<br>ture Count Moo<br>Selects Phase<br>Required state<br>Error Interrupt                                                                                                                                                                                                                            | of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa                                                                | input signal for<br>for Index state r<br>ed Phase input<br>abled                                                | match on index<br>match (0 = Phas                     | pulse<br>e A, 1 = Phase |        |
| bit 8<br>bit 7  | IMV0 =<br>In x4 Quadrat<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts<br>0 = Interrupts                                                                                                                                                                                            | Required State<br>ture Count Moo<br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e                                                                                                                                                                                        | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa                                                              | input signal for<br>for Index state r<br>ed Phase input<br>abled<br>abled                                       | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |
|                 | IMV0 =<br>In x4 Quadrat<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts<br>0 = Interrupts<br>QEOUT: QEA                                                                                                                                                                              | Required State<br>ture Count Moo<br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e                                                                                                                                                                                        | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa<br>errors are ena<br>x Pin Digital F                         | input signal for<br>for Index state r<br>ed Phase input<br>abled                                                | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |
|                 | IMV0 =<br>In x4 Quadrat<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts<br>0 = Interrupts<br>QEOUT: QEA<br>1 = Digital filt                                                                                                                                                          | Required State<br>ture Count Moo<br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e<br>Ax/QEBx/INDX                                                                                                                                                                        | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa<br>errors are ena<br>x Pin Digital F<br>oled                 | input signal for<br>for Index state r<br>ed Phase input<br>abled<br>abled<br>Filter Output En                   | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |
| bit 7           | IMV0 =<br>In x4 Quadrat<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts<br>0 = Interrupts<br>QEOUT: QEA<br>1 = Digital filt<br>0 = Digital filt                                                                                                                                      | Required State<br>ture Count Mod<br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e<br>Ax/QEBx/INDX<br>er outputs enat<br>er outputs disa                                                                                                                                  | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa<br>errors are ena<br>x Pin Digital f<br>oled<br>bled (normal | input signal for<br>for Index state r<br>ed Phase input<br>abled<br>abled<br>Filter Output En<br>pin operation) | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |
| bit 7           | IMV0 =<br>In x4 Quadrat<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts<br>0 = Interrupts<br>QEOUT: QEA<br>1 = Digital filt<br>0 = Digital filt<br>QECK<2:0>:                                                                                                                        | Required State<br>ture Count Mod<br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e<br>Ax/QEBx/INDX3<br>er outputs enat<br>er outputs disal<br>QEAx/QEBx/II                                                                                                                | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa<br>errors are ena<br>x Pin Digital f<br>oled<br>bled (normal | input signal for<br>for Index state r<br>ed Phase input<br>abled<br>abled<br>Filter Output En                   | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |
| bit 7           | IMV0 =<br><u>In x4 Quadra</u><br>IMV1 =<br>IMV0 =<br><b>CEID:</b> Count<br>1 = Interrupts<br>0 = Interrupts<br><b>QEOUT:</b> QEA<br>1 = Digital filt<br>0 = Digital filt<br><b>QECK&lt;2:0&gt;:</b><br>111 = 1:256 0                                                                      | Required State<br>ture Count Mod<br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e<br>Ax/QEBx/INDX3<br>er outputs enat<br>er outputs disal<br>QEAx/QEBx/II<br>Clock Divide                                                                                                | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa<br>errors are ena<br>x Pin Digital f<br>oled<br>bled (normal | input signal for<br>for Index state r<br>ed Phase input<br>abled<br>abled<br>Filter Output En<br>pin operation) | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |
| bit 7           | IMV0 =<br>In x4 Quadrat<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts<br>0 = Interrupts<br>QEOUT: QEA<br>1 = Digital filt<br>0 = Digital filt<br>QECK<2:0>:<br>111 = 1:256<br>110 = 1:128                                                                                          | Required State<br>ture Count Mod<br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e<br>Ax/QEBx/INDX3<br>er outputs enat<br>er outputs disal<br>QEAx/QEBx/II<br>Clock Divide                                                                                                | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa<br>errors are ena<br>x Pin Digital f<br>oled<br>bled (normal | input signal for<br>for Index state r<br>ed Phase input<br>abled<br>abled<br>Filter Output En<br>pin operation) | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |
| bit 7           | IMV0 =<br>In x4 Quadrat<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts<br>0 = Interrupts<br>QEOUT: QEA<br>1 = Digital filt<br>0 = Digital filt<br>QECK<2:0>:<br>111 = 1:256<br>110 = 1:128<br>101 = 1:64 C                                                                          | Required State<br><u>ture Count Moo</u><br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e<br>Ax/QEBx/INDX2<br>er outputs enable<br>er outputs disal<br>QEAx/QEBx/II<br>Clock Divide<br>lock Divide                                                                        | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa<br>errors are ena<br>x Pin Digital f<br>oled<br>bled (normal | input signal for<br>for Index state r<br>ed Phase input<br>abled<br>abled<br>Filter Output En<br>pin operation) | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |
| bit 7           | IMV0 =<br>In x4 Quadrat<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts<br>0 = Interrupts<br>QEOUT: QEA<br>1 = Digital filt<br>0 = Digital filt<br>QECK<2:0>:<br>111 = 1:256<br>110 = 1:128                                                                                          | Required State<br>ture Count Mod<br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e<br>Ax/QEBx/INDX2<br>er outputs enable<br>er outputs disal<br>QEAx/QEBx/II<br>Clock Divide<br>lock Divide<br>lock Divide                                                                | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa<br>errors are ena<br>x Pin Digital f<br>oled<br>bled (normal | input signal for<br>for Index state r<br>ed Phase input<br>abled<br>abled<br>Filter Output En<br>pin operation) | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |
|                 | IMV0 =<br>In x4 Quadrat<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts<br>0 = Interrupts<br>QEOUT: QEA<br>1 = Digital filt<br>0 = Digital filt<br>QECK<2:0>:<br>111 = 1:256<br>110 = 1:128<br>101 = 1:64 C<br>100 = 1:32 C                                                          | Required State<br>ture Count Moo<br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e<br>Ax/QEBx/INDX2<br>er outputs enable<br>er outputs disal<br>QEAx/QEBx/IIC<br>Clock Divide<br>lock Divide<br>lock Divide<br>lock Divide<br>lock Divide                                 | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa<br>errors are ena<br>x Pin Digital f<br>oled<br>bled (normal | input signal for<br>for Index state r<br>ed Phase input<br>abled<br>abled<br>Filter Output En<br>pin operation) | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |
| bit 7           | IMV0 =<br>IMV0 =<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts<br>0 = Interrupts<br>QEOUT: QEA<br>1 = Digital filt<br>0 = Digital filt<br>QECK<2:0>:<br>111 = 1:256<br>100 = 1:128<br>101 = 1:64 C<br>100 = 1:32 C<br>011 = 1:16 C                                                 | Required State<br>ture Count Moo<br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e<br>due to count e<br>Ax/QEBx/INDX2<br>er outputs enable<br>er outputs disal<br>QEAx/QEBx/II<br>Clock Divide<br>lock Divide<br>lock Divide<br>lock Divide<br>lock Divide<br>lock Divide | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa<br>errors are ena<br>x Pin Digital f<br>oled<br>bled (normal | input signal for<br>for Index state r<br>ed Phase input<br>abled<br>abled<br>Filter Output En<br>pin operation) | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |
| bit 7           | IMV0 =<br>IMV0 =<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts<br>0 = Interrupts<br>0 = Interrupts<br>QEOUT: QEA<br>1 = Digital filt<br>0 = Digital filt<br>QECK<2:0>:<br>111 = 1:256<br>100 = 1:128<br>101 = 1:64 C<br>100 = 1:32 C<br>011 = 1:16 C<br>010 = 1:4 Clo              | Required State<br>ture Count Moo<br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e<br>due to count e<br>Ax/QEBx/INDX2<br>er outputs enable<br>er outputs disal<br>QEAx/QEBx/II<br>Clock Divide<br>lock Divide<br>lock Divide<br>lock Divide<br>ock Divide<br>ock Divide   | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are disa<br>errors are ena<br>x Pin Digital f<br>oled<br>bled (normal | input signal for<br>for Index state r<br>ed Phase input<br>abled<br>abled<br>Filter Output En<br>pin operation) | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |
| bit 7           | IMV0 =<br>In x4 Quadrat<br>IMV1 =<br>IMV0 =<br>CEID: Count<br>1 = Interrupts<br>0 = Interrupts<br>QEOUT: QEA<br>1 = Digital filtt<br>0 = Digital filtt<br>QECK<2:0>:<br>111 = 1:256 0<br>100 = 1:128 0<br>101 = 1:164 C<br>100 = 1:32 C<br>011 = 1:16 C<br>010 = 1:2 Clo<br>000 = 1:1 Clo | Required State<br>ture Count Moo<br>Selects Phase<br>Required state<br>Error Interrupt<br>due to count e<br>due to count e<br>due to count e<br>Ax/QEBx/INDX2<br>er outputs enable<br>er outputs disal<br>QEAx/QEBx/II<br>Clock Divide<br>lock Divide<br>lock Divide<br>lock Divide<br>ock Divide<br>ock Divide   | e of Phase A i<br>de:<br>input signal f<br>of the select<br>Disable bit<br>errors are ena<br>x Pin Digital F<br>oled<br>bled (normal<br>NDXx Digital    | input signal for<br>for Index state r<br>ed Phase input<br>abled<br>abled<br>Filter Output En<br>pin operation) | match on index<br>match (0 = Phas<br>signal for match | pulse<br>e A, 1 = Phase |        |

## REGISTER 17-2: DFLTxCON: DIGITAL FILTER CONTROL REGISTER

# 18.0 SERIAL PERIPHERAL INTERFACE (SPI)

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 18. "Serial Peripheral Interface (SPI)" (DS70206) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Serial Peripheral Interface (SPI) module is a synchronous serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices can be serial EEPROMs, shift registers, display drivers, analog-to-digital converters and so on. The SPI module is compatible with SPI and SIOP from Motorola<sup>®</sup>.

The SPI module consists of a 16-bit shift register, SPIxSR (where x = 1), used for shifting data in and out, and a buffer register, SPIxBUF. A control register, SPIxCON, configures the module. Additionally, a STATUS register, SPIxSTAT, indicates status conditions.

The serial interface consists of these four pins:

- SDIx (Serial Data Input)
- SDOx (Serial Data Output)
- SCKx (Shift Clock Input Or Output)
- SSx (Active-Low Slave Select).

In Master mode operation, SCK is a clock output; in Slave mode, it is a clock input.



## FIGURE 18-1: SPI MODULE BLOCK DIAGRAM

| R/W-0        | U-0                                                                                                                                      | R/W-0                                                                  | U-0            | U-0              | U-0               | U-0             | U-0           |  |  |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------|------------------|-------------------|-----------------|---------------|--|--|--|
| SPIEN        |                                                                                                                                          | SPISIDL                                                                | _              | _                |                   | _               | —             |  |  |  |
| bit 15       |                                                                                                                                          |                                                                        |                |                  |                   |                 | bit 8         |  |  |  |
|              |                                                                                                                                          |                                                                        |                |                  |                   |                 |               |  |  |  |
| U-0          | R/C-0                                                                                                                                    | U-0                                                                    | U-0            | U-0              | U-0               | R-0             | R-0           |  |  |  |
|              | SPIROV                                                                                                                                   | —                                                                      | —              | —                |                   | SPITBF          | SPIRBF        |  |  |  |
| bit 7        |                                                                                                                                          |                                                                        |                |                  |                   |                 | bit (         |  |  |  |
| Legend:      |                                                                                                                                          | C = Clearable                                                          | bit            |                  |                   |                 |               |  |  |  |
| R = Readat   | ole bit                                                                                                                                  | W = Writable b                                                         |                | U = Unimplen     | nented bit, rea   | d as '0'        |               |  |  |  |
| -n = Value a | at POR                                                                                                                                   | '1' = Bit is set                                                       |                | '0' = Bit is cle |                   | x = Bit is unkr | nown          |  |  |  |
|              |                                                                                                                                          |                                                                        |                |                  |                   |                 |               |  |  |  |
| bit 15       | SPIEN: SPIX                                                                                                                              | Enable bit                                                             |                |                  |                   |                 |               |  |  |  |
|              | 1 = Enables r                                                                                                                            | nodule and con                                                         | figures SCK    | x, SDOx, SDIx a  | and SSx as se     | rial port pins  |               |  |  |  |
|              | 0 = Disables                                                                                                                             | module                                                                 |                |                  |                   |                 |               |  |  |  |
| bit 14       | Unimplemen                                                                                                                               | ted: Read as '0                                                        | )'             |                  |                   |                 |               |  |  |  |
| bit 13       | SPISIDL: Sto                                                                                                                             | p in Idle Mode b                                                       | oit            |                  |                   |                 |               |  |  |  |
|              |                                                                                                                                          |                                                                        |                | levice enters Id | le mode           |                 |               |  |  |  |
|              |                                                                                                                                          | module operati                                                         |                | de               |                   |                 |               |  |  |  |
| bit 12-7     | -                                                                                                                                        | ted: Read as '0                                                        |                |                  |                   |                 |               |  |  |  |
| bit 6        | <b>SPIROV:</b> Receive Overflow Flag bit<br>1 = A new byte/word is completely received and discarded. The user software has not read the |                                                                        |                |                  |                   |                 |               |  |  |  |
|              |                                                                                                                                          | data in the SPI                                                        |                |                  | eu. The user s    | onware has not  | reau the      |  |  |  |
|              |                                                                                                                                          | ow has occurre                                                         |                |                  |                   |                 |               |  |  |  |
| bit 5-2      | Unimplemen                                                                                                                               | ted: Read as 'o                                                        | )'             |                  |                   |                 |               |  |  |  |
| bit 1        | SPITBF: SPD                                                                                                                              | k Transmit Buffe                                                       | er Full Status | bit              |                   |                 |               |  |  |  |
|              |                                                                                                                                          | 1 = Transmit not yet started, SPIxTXB is full                          |                |                  |                   |                 |               |  |  |  |
|              |                                                                                                                                          |                                                                        |                |                  |                   | e when CPU w    |               |  |  |  |
|              |                                                                                                                                          | •                                                                      |                | cally cleared in | hardware whe      | n SPIx module   | transfers dat |  |  |  |
| bit 0        |                                                                                                                                          | from SPIxTXB to SPIxSR.<br>SPIRBF: SPIx Receive Buffer Full Status bit |                |                  |                   |                 |               |  |  |  |
| 2.00         |                                                                                                                                          | complete, SPIx                                                         |                | ~                |                   |                 |               |  |  |  |
|              |                                                                                                                                          |                                                                        |                | empty. Automa    | atically set in h | ardware when    | SPIx transfer |  |  |  |
|              | data from                                                                                                                                |                                                                        |                |                  | od in bordwor     | a when core re  |               |  |  |  |
|              |                                                                                                                                          | reading SPIxR                                                          |                | omatically clear | eu in naiuwai     | e when core re  | aus SPIXBU    |  |  |  |

## REGISTER 18-1: SPIXSTAT: SPIX STATUS AND CONTROL REGISTER

| U-0                                      | U-0                              | U-0                                        | R/W-0            | R/W-0             | R/W-0                | R/W-0            | R/W-0                |
|------------------------------------------|----------------------------------|--------------------------------------------|------------------|-------------------|----------------------|------------------|----------------------|
| 0-0                                      | 0-0                              | 0-0                                        | DISSCK           | DISSDO            | MODE16               | SMP              | CKE <sup>(1)</sup>   |
| <br>pit 15                               |                                  |                                            | DISSOR           | DISSDO            | MODEIO               | Sivii            | bi                   |
|                                          |                                  |                                            |                  |                   |                      |                  |                      |
| R/W-0                                    | R/W-0                            | R/W-0                                      | R/W-0            | R/W-0             | R/W-0                | R/W-0            | R/W-0                |
| SSEN <sup>(3)</sup>                      | CKP                              | MSTEN                                      |                  | SPRE<2:0>(2       | 2)                   | PPRE<            | :1:0> <sup>(2)</sup> |
| bit 7                                    |                                  |                                            |                  |                   |                      |                  | bi                   |
| Lonondi                                  |                                  |                                            |                  |                   |                      |                  |                      |
| L <b>egend:</b><br>R = Readab            | lo hit                           | W = Writable                               | hit              | II – Unimplon     | nonted bit read      | as 'O'           |                      |
| -n = Value a                             |                                  | '1' = Bit is se                            |                  | '0' = Bit is cle  | nented bit, read     | x = Bit is unkr  |                      |
|                                          | IFUN                             | 1 - DIL 15 50                              | L                |                   | aleu                 |                  | IOWIT                |
| oit 15-13                                | Unimplemen                       | ted: Read as                               | "O'              |                   |                      |                  |                      |
| bit 12                                   | -                                |                                            |                  | er modes only)    |                      |                  |                      |
|                                          |                                  |                                            | abled; pin func  |                   |                      |                  |                      |
|                                          | 0 = Internal S                   | PI clock is ena                            | abled            |                   |                      |                  |                      |
| oit 11                                   |                                  | able SDOx pir                              |                  |                   |                      |                  |                      |
|                                          |                                  | is not used by<br>is controlled b          |                  | unctions as I/O   | )                    |                  |                      |
| bit 10                                   | •                                | MODE16: Word/Byte Communication Select bit |                  |                   |                      |                  |                      |
| 1 = Communication is word-wide (16 bits) |                                  |                                            |                  |                   |                      |                  |                      |
|                                          |                                  | ication is byte-                           |                  |                   |                      |                  |                      |
| bit 9                                    |                                  | ata Input Sam                              | ple Phase bit    |                   |                      |                  |                      |
|                                          | Master mode:<br>1 = Input data   |                                            | nd of data out   | out time          |                      |                  |                      |
|                                          |                                  |                                            | niddle of data o |                   |                      |                  |                      |
|                                          | Slave mode:                      |                                            |                  |                   |                      |                  |                      |
|                                          |                                  |                                            |                  | n Slave mode.     |                      |                  |                      |
| bit 8                                    |                                  | lock Edge Sele                             |                  | n from optivo     | clock state to Id    | a alaak atata (r | non hit G)           |
|                                          |                                  |                                            |                  |                   | ock state to activ   |                  |                      |
| bit 7                                    |                                  | -                                          | bit (Slave mo    |                   |                      |                  |                      |
|                                          | $1 = \overline{SSx}$ pin u       | sed for Slave                              | mode             |                   |                      |                  |                      |
|                                          | $0 = \overline{SSx} pin n$       | ot used by mo                              | dule; pin contr  | olled by port fu  | Inction              |                  |                      |
| bit 6                                    |                                  | Polarity Select                            |                  |                   |                      |                  |                      |
|                                          |                                  |                                            |                  | /e state is a lov |                      |                  |                      |
| hit E                                    |                                  | ter Mode Enal                              |                  | e state is a high | Tievei               |                  |                      |
| bit 5                                    | 1 = Master m                     |                                            |                  |                   |                      |                  |                      |
|                                          | 0 = Slave mo                     |                                            |                  |                   |                      |                  |                      |
|                                          |                                  | ae                                         |                  |                   |                      |                  |                      |
| Note 1· ⊤                                | he CKE hit is not                |                                            | amed SPI mo      | des Program ti    | his hit to 'o' for t | he Framed SP     | Imodes               |
|                                          | he CKE bit is not<br>FRMEN = 1). |                                            | amed SPI mod     | des. Program ti   | his bit to '0' for t | he Framed SP     | I modes              |
| (F                                       |                                  | used in the Fr                             |                  |                   |                      | he Framed SP     | l modes              |

# REGISTER 18-2: SPIxCON1: SPIx CONTROL REGISTER 1

© 2009-2012 Microchip Technology Inc.

#### REGISTER 18-2: SPIXCON1: SPIX CONTROL REGISTER 1 (CONTINUED)

- **Note 1:** The CKE bit is not used in the Framed SPI modes. Program this bit to '0' for the Framed SPI modes (FRMEN = 1).
  - 2: Do not set both primary and secondary prescalers to a value of 1:1.
  - **3:** This bit must be cleared when FRMEN = 1.

| R/W-0                             | R/W-0        | R/W-0                                                                         | U-0              | U-0                                | U-0                                   | U-0              | U-0   |  |  |  |
|-----------------------------------|--------------|-------------------------------------------------------------------------------|------------------|------------------------------------|---------------------------------------|------------------|-------|--|--|--|
| FRMEN                             | SPIFSD       | FRMPOL                                                                        | _                | —                                  |                                       | —                | _     |  |  |  |
| bit 15                            |              |                                                                               |                  |                                    |                                       |                  | bit 8 |  |  |  |
|                                   |              |                                                                               |                  |                                    |                                       |                  |       |  |  |  |
| U-0                               | U-0          | U-0                                                                           | U-0              | U-0                                | U-0                                   | R/W-0            | U-0   |  |  |  |
| —                                 |              |                                                                               | —                | _                                  | _                                     | FRMDLY           | —     |  |  |  |
| bit 7                             |              |                                                                               |                  |                                    |                                       |                  | bit 0 |  |  |  |
|                                   |              |                                                                               |                  |                                    |                                       |                  |       |  |  |  |
| Legend:                           | 1. I. M      |                                                                               |                  |                                    |                                       |                  |       |  |  |  |
| R = Readable bit W = Writable bit |              |                                                                               |                  | U = Unimplemented bit, read as '0' |                                       |                  |       |  |  |  |
| -n = Value at                     | t POR        | '1' = Bit is set                                                              |                  | '0' = Bit is cle                   | eared                                 | x = Bit is unkno | own   |  |  |  |
| bit 15                            | FRMEN: Fra   | FRMEN: Framed SPIx Support bit                                                |                  |                                    |                                       |                  |       |  |  |  |
|                                   |              | = Framed SPIx support enabled (SSx pin used as frame sync pulse input/output) |                  |                                    |                                       |                  |       |  |  |  |
|                                   |              | SPIx support dis                                                              |                  |                                    | , , , , , , , , , , , , , , , , , , , | ,                |       |  |  |  |
| bit 14                            | SPIFSD: Fra  | PIFSD: Frame Sync Pulse Direction Control bit                                 |                  |                                    |                                       |                  |       |  |  |  |
|                                   |              | 1 = Frame sync pulse input (slave)                                            |                  |                                    |                                       |                  |       |  |  |  |
|                                   | 0 = Frame sy | /nc pulse outpu                                                               | t (master)       |                                    |                                       |                  |       |  |  |  |
| bit 13                            | FRMPOL: Fr   | ame Sync Puls                                                                 | e Polarity bit   |                                    |                                       |                  |       |  |  |  |
|                                   | ,            | /nc pulse is acti                                                             | U U              |                                    |                                       |                  |       |  |  |  |
|                                   | -            | /nc pulse is acti                                                             |                  |                                    |                                       |                  |       |  |  |  |
| bit 12-2                          | Unimplemer   | nted: Read as '                                                               | 0'               |                                    |                                       |                  |       |  |  |  |
| bit 1                             | FRMDLY: Fra  | ame Sync Pulse                                                                | e Edge Select    | t bit                              |                                       |                  |       |  |  |  |
|                                   | •            | /nc pulse coinci                                                              |                  |                                    |                                       |                  |       |  |  |  |
|                                   | 0 = Frame sy | /nc pulse prece                                                               | des first bit cl | ock                                |                                       |                  |       |  |  |  |

#### REGISTER 18-3: SPIxCON2: SPIx CONTROL REGISTER 2

bit 0 Unimplemented: This bit must not be set to '1' by the user application

NOTES:

# 19.0 INTER-INTEGRATED CIRCUIT (I<sup>2</sup>C™)

- **Note 1:** This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 dsPIC33FJ64GS406/606/608/610 and families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet. refer to Section 19 "Inter-Integrated Circuit (I<sup>2</sup>C<sup>™</sup>)" (DS70195) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Inter-Integrated Circuit  $(I^2C)$  module provides complete hardware support for both Slave and Multi-Master modes of the  $I^2C$  serial communication standard with a 16-bit interface.

The I<sup>2</sup>C module has a 2-pin interface:

- The SCLx pin is clock.
- The SDAx pin is data.

The I<sup>2</sup>C module offers the following key features:

- I<sup>2</sup>C interface supporting both Master and Slave modes of operation.
- I<sup>2</sup>C Slave mode supports 7-bit and 10-bit addressing.
- I<sup>2</sup>C Master mode supports 7-bit and 10-bit addressing.
- I<sup>2</sup>C port allows bidirectional transfers between master and slaves.
- Serial clock synchronization for I<sup>2</sup>C port can be used as a handshake mechanism to suspend and resume serial transfer (SCLREL control).
- I<sup>2</sup>C supports multi-master operation, detects bus collision and arbitrates accordingly.

## 19.1 Operating Modes

The hardware fully implements all the master and slave functions of the  $I^2C$  Standard and Fast mode specifications, as well as 7-bit and 10-bit addressing.

The  $I^2C$  module can operate either as a slave or a master on an  $I^2C$  bus.

The following types of I<sup>2</sup>C operation are supported:

- I<sup>2</sup>C slave operation with 7-bit addressing
- I<sup>2</sup>C slave operation with 10-bit addressing
- I<sup>2</sup>C master operation with 7-bit or 10-bit addressing

For details about the communication sequence in each of these modes, refer to the "*dsPIC33F/PIC24H Family Reference Manual*". Please see the Microchip web site (www.microchip.com) for the latest "*dsPIC33F/PIC24H Family Reference Manual*" sections.

# 19.2 I<sup>2</sup>C Registers

I2CxCON and I2CxSTAT are control and STATUS registers, respectively. The I2CxCON register is readable and writable. The lower six bits of I2CxSTAT are read-only. The remaining bits of the I2CSTAT are read/write:

- I2CxRSR is the shift register used for shifting data internal to the module and the user application has no access to it.
- I2CxRCV is the receive buffer and the register to which data bytes are written, or from which data bytes are read.
- I2CxTRN is the transmit register to which bytes are written during a transmit operation.
- The I2CxADD register holds the slave address.
- A Status bit, ADD10, indicates 10-Bit Address mode.
- The I2CxBRG acts as the Baud Rate Generator (BRG) reload value.

In receive operations, I2CxRSR and I2CxRCV together form a double-buffered receiver. When I2CxRSR receives a complete byte, it is transferred to I2CxRCV, and an interrupt pulse is generated. FIGURE 19-1:  $I^2 C^{TM}$  BLOCK DIAGRAM (x = 1)



| REGISTER 1      | 9-1: I2Cx                                                                   | CON: I2Cx                                          | CONTROL                                        | REGISTER           |                                          |                    |                |  |  |
|-----------------|-----------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------|--------------------|------------------------------------------|--------------------|----------------|--|--|
| R/W-0           | U-0                                                                         | R/W-0                                              | R/W-1, HC                                      | R/W-0              | R/W-0                                    | R/W-0              | R/W-0          |  |  |
| I2CEN           | _                                                                           | I2CSIDL                                            | SCLREL                                         | IPMIEN             | A10M                                     | DISSLW             | SMEN           |  |  |
| bit 15          |                                                                             |                                                    |                                                |                    |                                          |                    | bit 8          |  |  |
| R/W-0           | R/W-0                                                                       | R/W-0                                              | R/W-0, HC                                      | R/W-0, HC          | R/W-0, HC                                | R/W-0, HC          | R/W-0, HC      |  |  |
| GCEN            | STREN                                                                       | ACKDT                                              | ACKEN                                          | RCEN               | PEN                                      | RSEN               | SEN            |  |  |
| bit 7           | onten                                                                       | , long 1                                           | , lone in                                      | NOLI               | . 2.1                                    | HOLH               | bit (          |  |  |
| Legend:         |                                                                             | U = Unimple                                        | mented bit, re                                 | ead as '0'         |                                          |                    |                |  |  |
| R = Readable    | bit                                                                         | W = Writable                                       |                                                | HS = Hardwar       | e Settable bit                           | HC = Hardwar       | e Clearable bi |  |  |
| -n = Value at F |                                                                             | '1' = Bit is se                                    |                                                | '0' = Bit is clea  |                                          | x = Bit is unknown |                |  |  |
|                 |                                                                             |                                                    |                                                |                    |                                          |                    | own            |  |  |
| bit 15          | 1 = Enable                                                                  |                                                    |                                                |                    | Ax and SCLx pin<br>Iled by port func     |                    | vins           |  |  |
| bit 14          | Unimplem                                                                    | ented: Read                                        | <b>as</b> '0'                                  |                    |                                          |                    |                |  |  |
| bit 13          | I2CSIDL: S                                                                  | Stop in Idle Mo                                    | ode bit                                        |                    |                                          |                    |                |  |  |
|                 |                                                                             |                                                    | operation whe                                  |                    | s an Idle mode                           |                    |                |  |  |
| bit 12          | SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C slave) |                                                    |                                                |                    |                                          |                    |                |  |  |
|                 |                                                                             | e SCLx clock<br>CLx clock low                      | (clock stretcl                                 | ר)                 |                                          |                    |                |  |  |
|                 |                                                                             | i.e., software                                     |                                                |                    | h and write '1' to<br>t end of slave ree |                    | Hardware clea  |  |  |
|                 | If STREN =<br>Bit is R/S (i<br>transmissio                                  | .e., software                                      | can only write                                 | • '1' to release o | clock). Hardware                         | clear at beginni   | ng of slave    |  |  |
| bit 11          | IPMIEN: In                                                                  | telligent Perip                                    | heral Manag                                    | ement Interface    | e (IPMI) Enable b                        | oit                |                |  |  |
|                 |                                                                             | ode is enable<br>ode disabled                      | d; all address                                 | ses Acknowledg     | jed                                      |                    |                |  |  |
| bit 10          | A10M: 10-                                                                   | Bit Slave Add                                      | ress bit                                       |                    |                                          |                    |                |  |  |
|                 |                                                                             | )D is a 10-bit<br>)D is a 7-bit s                  | slave address<br>lave address                  | 5                  |                                          |                    |                |  |  |
| bit 9           | DISSLW: D                                                                   | isable Slew F                                      | Rate Control b                                 | bit                |                                          |                    |                |  |  |
|                 |                                                                             | ite control dis                                    |                                                |                    |                                          |                    |                |  |  |
| bit 8           | SMEN: SMBus Input Levels bit                                                |                                                    |                                                |                    |                                          |                    |                |  |  |
|                 | 1 = Enable                                                                  | -                                                  | nolds complia                                  | nt with SMBus      | specification                            |                    |                |  |  |
| bit 7           | GCEN: Ger                                                                   | neral Call Ena                                     | able bit (when                                 | operating as l     | <sup>2</sup> C slave)                    |                    |                |  |  |
|                 | (module                                                                     | interrupt whe<br>e is enabled fo<br>I call address | or reception)                                  | all address is re  | eceived in the I2                        | CxRSR              |                |  |  |
| bit 6           | STREN: SO                                                                   | CLx Clock Str                                      | etch Enable b                                  | oit (when operat   | ting as I <sup>2</sup> C slave           | )                  |                |  |  |
|                 | Used in cor<br>1 = Enable                                                   | njunction with software or r                       | SCLREL bit.<br>eceive clock s<br>receive clock | stretching         | <b>,</b>                                 |                    |                |  |  |

## REGISTER 19-1: I2CxCON: I2Cx CONTROL REGISTER

# REGISTER 19-1: I2CxCON: I2Cx CONTROL REGISTER (CONTINUED)

| bit 5 | ACKDT: Acknowledge Data bit (when operating as I <sup>2</sup> C master, applicable during master receive)                                                                                                        |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Value that is transmitted when the software initiates an Acknowledge sequence.<br>1 = Send NACK during Acknowledge<br>0 = Send ACK during Acknowledge                                                            |
| bit 4 | <b>ACKEN:</b> Acknowledge Sequence Enable bit (when operating as I <sup>2</sup> C master, applicable during master receive)                                                                                      |
|       | <ul> <li>1 = Initiate Acknowledge sequence on SDAx and SCLx pins and transmit ACKDT data bit. Hardware clear at end of master Acknowledge sequence.</li> <li>0 = Acknowledge sequence not in progress</li> </ul> |
| bit 3 | <b>RCEN:</b> Receive Enable bit (when operating as $I^2C$ master)                                                                                                                                                |
|       | 1 = Enables Receive mode for $l^2$ C. Hardware clear at end of eighth bit of master receive data byte.<br>0 = Receive sequence not in progress                                                                   |
| bit 2 | <b>PEN:</b> Stop Condition Enable bit (when operating as I <sup>2</sup> C master)                                                                                                                                |
|       | <ul> <li>1 = Initiate Stop condition on SDAx and SCLx pins. Hardware clear at end of master Stop sequence.</li> <li>0 = Stop condition not in progress</li> </ul>                                                |
| bit 1 | <b>RSEN:</b> Repeated Start Condition Enable bit (when operating as I <sup>2</sup> C master)                                                                                                                     |
|       | 1 = Initiate Repeated Start condition on SDAx and SCLx pins. Hardware clear at end of master Repeated Start sequence.                                                                                            |
|       | 0 = Repeated Start condition not in progress                                                                                                                                                                     |
| bit 0 | <b>SEN:</b> Start Condition Enable bit (when operating as I <sup>2</sup> C master)                                                                                                                               |
|       | <ul><li>1 = Initiate Start condition on SDAx and SCLx pins. Hardware clear at end of master Start sequence.</li><li>0 = Start condition not in progress</li></ul>                                                |

| R-0, HSC     | R-0, HSC                                                           | U-0                                         | U-0                              | U-0                          | R/C-0, HSC                                       | R-0, HSC                            | R-0, HSC           |  |  |  |
|--------------|--------------------------------------------------------------------|---------------------------------------------|----------------------------------|------------------------------|--------------------------------------------------|-------------------------------------|--------------------|--|--|--|
| ACKSTAT      | TRSTAT                                                             | _                                           | —                                | —                            | BCL                                              | GCSTAT                              | ADD10              |  |  |  |
| bit 15       | •                                                                  |                                             |                                  |                              |                                                  | -                                   | bit 8              |  |  |  |
|              |                                                                    |                                             |                                  |                              |                                                  |                                     |                    |  |  |  |
| R/C-0, HS    | R/C-0, HS                                                          | R-0, HSC                                    | 1                                | R/C-0, HSC                   | R-0, HSC                                         | R-0, HSC                            | R-0, HSC           |  |  |  |
| IWCOL        | I2COV                                                              | D_A                                         | Р                                | S                            | R_W                                              | RBF                                 | TBF                |  |  |  |
| bit 7        |                                                                    |                                             |                                  |                              |                                                  |                                     | bit (              |  |  |  |
| Legend:      |                                                                    | U = Unimpl                                  | emented bit, r                   | read as '0'                  |                                                  |                                     |                    |  |  |  |
| R = Readab   | le bit                                                             | W = Writab                                  |                                  |                              | are Settable bit                                 | HSC = Hardware                      | Settable/Clearable |  |  |  |
| -n = Value a |                                                                    | '1' = Bit is s                              | et                               | '0' = Bit is cle             |                                                  | x = Bit is unknow                   |                    |  |  |  |
| bit 15       | ACKSTAT: /<br>(when opera<br>1 = NACK re                           | ating as I <sup>2</sup> C r                 | master, applic                   | able to maste                | r transmit opera                                 | tion)                               |                    |  |  |  |
|              | 0 = ACK rec                                                        |                                             |                                  | Acknowledge.                 |                                                  |                                     |                    |  |  |  |
| bit 14       | <b>TRSTAT:</b> Tra<br>1 = Master t                                 | ansmit Statu<br>ransmit is in               | s bit (when op<br>progress (8 b  | perating as I <sup>2</sup> C |                                                  | able to master trar                 | smit operation)    |  |  |  |
|              |                                                                    |                                             | ot in progress                   | ransmission I                | Hardware clear                                   | at end of slave Ac                  | knowledge          |  |  |  |
| bit 13-11    | Unimpleme                                                          | •                                           | •                                |                              |                                                  |                                     | ano mougo.         |  |  |  |
| bit 10       | -                                                                  | <b>3CL:</b> Master Bus Collision Detect bit |                                  |                              |                                                  |                                     |                    |  |  |  |
|              | 0 = No collis                                                      | sion                                        | een detected                     | during a mas<br>sion.        | ter operation                                    |                                     |                    |  |  |  |
| bit 9        | 0 = General                                                        | call address<br>call address                | s was received<br>s was not rece | eived                        | ddress. Hardwa                                   | are clear at Stop de                | etection.          |  |  |  |
| bit 8        | <b>ADD10:</b> 10-<br>1 = 10-bit ac<br>0 = 10-bit ac<br>Hardware se | ddress was r<br>ddress was r                | natched<br>not matched           | matched 10-b                 | it address. Harc                                 | dware clear at Stop                 | detection.         |  |  |  |
| bit 7        | 0 = No collis                                                      | npt to write t<br>sion                      | he I2CxTRN r                     | •                            | because the I <sup>2</sup> C<br>ile busy (cleare | c module is busy<br>d by software). |                    |  |  |  |
| bit 6        | I2COV: Rec                                                         | eive Overflo                                | w Flag bit                       |                              |                                                  |                                     |                    |  |  |  |
|              | 0 = No over                                                        | flow                                        |                                  | -                            | r is still holding t<br>xRCV (cleared            | the previous byte by software).     |                    |  |  |  |
| bit 5        | <b>D_A:</b> Data/A                                                 | Address bit (v<br>s that the las            | when operatir<br>st byte receive | ng as I <sup>2</sup> C slave | e)                                               |                                     |                    |  |  |  |

#### REGISTER 19-2: I2CxSTAT: I2Cx STATUS REGISTER

P: Stop bit
 1 = Indicates that a Stop bit has been detected last

0 = Stop bit was not detected last

Hardware set or clear when Start, Repeated Start or Stop detected.

bit 4

Hardware clear at device address match. Hardware set by reception of slave byte.

## REGISTER 19-2: I2CxSTAT: I2Cx STATUS REGISTER (CONTINUED)

| bit 3 | Start bit                                                                                                                                                                                                                            |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Indicates that a Start (or Repeated Start) bit has been detected last</li> <li>0 = Start bit was not detected last</li> <li>Hardware set or clear when Start, Repeated Start or Stop detected.</li> </ul>               |
| bit 2 | <b>R_W:</b> Read/Write Information bit (when operating as $I^2C$ slave)                                                                                                                                                              |
|       | <ul> <li>1 = Read – indicates data transfer is output from slave</li> <li>0 = Write – indicates data transfer is input to slave</li> <li>Hardware set or clear after reception of I<sup>2</sup>C device address byte.</li> </ul>     |
| bit 1 | RBF: Receive Buffer Full Status bit                                                                                                                                                                                                  |
|       | <ul> <li>1 = Receive complete, I2CxRCV is full</li> <li>0 = Receive not complete, I2CxRCV is empty</li> <li>Hardware set when I2CxRCV is written with received byte. Hardware clear when software reads</li> <li>I2CxRCV.</li> </ul> |
| bit 0 | TBF: Transmit Buffer Full Status bit                                                                                                                                                                                                 |
|       | <ul> <li>1 = Transmit in progress, I2CxTRN is full</li> <li>0 = Transmit complete, I2CxTRN is empty</li> <li>Hardware set when software writes I2CxTRN. Hardware clear at completion of data transmission.</li> </ul>                |

| U-0                                                                  | U-0                                                                     | U-0   | U-0   | U-0    | U-0   | R/W-0 | R/W-0  |
|----------------------------------------------------------------------|-------------------------------------------------------------------------|-------|-------|--------|-------|-------|--------|
| —                                                                    | —                                                                       | —     | _     | —      | —     | AMSK  | <<9:8> |
| bit 15                                                               |                                                                         | -     |       |        | •     |       | bit 8  |
|                                                                      |                                                                         |       |       |        |       |       |        |
| R/W-0                                                                | R/W-0                                                                   | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 | R/W-0  |
|                                                                      |                                                                         |       | AMS   | K<7:0> |       |       |        |
| bit 7                                                                |                                                                         |       |       |        |       |       | bit 0  |
|                                                                      |                                                                         |       |       |        |       |       |        |
| Legend:                                                              |                                                                         |       |       |        |       |       |        |
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |                                                                         |       |       |        |       |       |        |
| -n = Value at P                                                      | = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |       |       |        | iown  |       |        |

#### REGISTER 19-3: I2CxMSK: I2Cx SLAVE MODE ADDRESS MASK REGISTER

bit 15-10 Unimplemented: Read as '0'

bit 9-0

AMSK<9:0>: Mask for Address bit x Select bits

1 = Enable masking for bit x of incoming message address; bit match not required in this position

0 = Disable masking for bit x; bit match required in this position

NOTES:

# 20.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 17. "UART" (DS70188) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Universal Asynchronous Receiver Transmitter (UART) module is one of the serial I/O modules available in the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 device families. The UART is a full-duplex, asynchronous system that can communicate with peripheral devices, such as personal computers, LIN, RS-232 and RS-485 interfaces. The module also supports a hardware flow control option with the UxCTS and UxRTS pins and also includes an IrDA encoder and decoder.

The primary features of the UART module are:

- Full-Duplex, 8-Bit or 9-Bit Data Transmission through the UxTX and UxRX pins
- Even, Odd or No Parity Options (for 8-bit data)
- One or Two Stop bits
- Hardware Flow Control Option with UxCTS and UxRTS Pins
- Fully Integrated Baud Rate Generator with 16-Bit Prescaler
- Baud Rates Ranging from 10 Mbps to 38 bps at 40 MIPS
- Baud Rates Ranging from 12.5 Mbps to 47 bps at 50 MIPS
- 4-Deep First-In First-Out (FIFO) Transmit Data Buffer
- · 4-Deep FIFO Receive Data Buffer
- Parity, Framing and Buffer Overrun Error Detection
- Support for 9-bit mode with Address Detect (9th bit = 1)
- · Transmit and Receive Interrupts
- A Separate Interrupt for all UART Error Conditions
- · Loopback mode for Diagnostic Support
- Support for Sync and Break Characters
- · Support for Automatic Baud Rate Detection
- IrDA Encoder and Decoder Logic
- 16x Baud Clock Output for IrDA Support
- Support for DMA

A simplified block diagram of the UART module is shown in Figure 20-1. The UART module consists of these key hardware elements:

- Baud Rate Generator
- Asynchronous Transmitter
- Asynchronous Receiver

#### FIGURE 20-1: SIMPLIFIED UART BLOCK DIAGRAM



© 2009-2012 Microchip Technology Inc.

| REGISTER 2                | 0-1: UxMO                                                  | DE: UARTx N                          | IODE REGI                                           | STER                                                 |                                     |                                                       |               |
|---------------------------|------------------------------------------------------------|--------------------------------------|-----------------------------------------------------|------------------------------------------------------|-------------------------------------|-------------------------------------------------------|---------------|
| R/W-0                     | U-0                                                        | R/W-0                                | R/W-0                                               | R/W-0                                                | U-0                                 | R/W-0                                                 | R/W-0         |
| UARTEN <sup>(1)</sup>     |                                                            | USIDL                                | IREN <sup>(2)</sup>                                 | RTSMD                                                |                                     | UEN                                                   | <1:0>         |
| bit 15                    |                                                            |                                      |                                                     |                                                      |                                     |                                                       | bit           |
| R/W-0 HC                  | R/W-0                                                      | R/W-0, HC                            | R/W-0                                               | R/W-0                                                | R/W-0                               | R/W-0                                                 | R/W-0         |
| WAKE                      | LPBACK                                                     | ABAUD                                | URXINV                                              | BRGH                                                 |                                     | EL<1:0>                                               | STSEL         |
| bit 7                     | LFDAUK                                                     | ADAUD                                | URAINV                                              | вкоп                                                 | FD3                                 |                                                       | bit           |
|                           |                                                            |                                      |                                                     |                                                      |                                     |                                                       |               |
| Legend:                   |                                                            | HC = Hardwa                          | re Clearable                                        |                                                      |                                     |                                                       |               |
| R = Readable              | bit                                                        | W = Writable                         | bit                                                 | U = Unimpler                                         | mented bit, rea                     | d as '0'                                              |               |
| -n = Value at F           | POR                                                        | '1' = Bit is set                     |                                                     | '0' = Bit is cle                                     | ared                                | x = Bit is unkr                                       | nown          |
| bit 15                    | 1 = UARTx i                                                |                                      | ARTx pins ar                                        |                                                      |                                     | fined by UEN<1<br>s; UARTx powe                       |               |
| bit 14                    | Unimplemer                                                 | ted: Read as '                       | 0'                                                  |                                                      |                                     |                                                       |               |
| bit 13                    | USIDL: Stop                                                | in Idle Mode bi                      | t                                                   |                                                      |                                     |                                                       |               |
|                           |                                                            | nue module ope<br>e module operat    |                                                     |                                                      | dle mode                            |                                                       |               |
| bit 12                    | IREN: IrDA®                                                | Encoder and D                        | ecoder Enabl                                        | e bit <sup>(2)</sup>                                 |                                     |                                                       |               |
|                           |                                                            | oder and decod                       |                                                     |                                                      |                                     |                                                       |               |
| bit 11                    | RTSMD: Mod                                                 | de Selection for                     | UxRTS Pin b                                         | oit                                                  |                                     |                                                       |               |
|                           |                                                            | oin in Simplex m<br>oin in Flow Cont |                                                     |                                                      |                                     |                                                       |               |
| bit 10                    | Unimplemer                                                 | nted: Read as '                      | 0'                                                  |                                                      |                                     |                                                       |               |
| bit 9-8                   | UEN<1:0>: L                                                | JARTx Pin Enal                       | ole bits                                            |                                                      |                                     |                                                       |               |
|                           | 10 = UxTX,<br>01 = UxTX,<br>00 = UxTX a                    | UxRX, UxCTS<br>UxRX and UxR          | and UxRTS p                                         | ins are enable<br>nabled an <u>d us</u>              | d an <u>d used</u><br>ed; UxCTS pir | controlled by PC<br>controlled by P<br>/BCLK pins con | ORT latches   |
| bit 7                     | 1 = UARTx v                                                | are on following                     | sample the Ux                                       | -                                                    |                                     | on falling edge;                                      | bit cleared   |
| bit 6                     | LPBACK: UA                                                 | ARTx Loopback                        | Mode Select                                         | bit                                                  |                                     |                                                       |               |
|                           |                                                            | oopback mode                         |                                                     |                                                      |                                     |                                                       |               |
| bit 5                     | ABAUD: Aut                                                 | o-Baud Enable                        | bit                                                 |                                                      |                                     |                                                       |               |
|                           | before of                                                  | ther data; cleare                    | ed in hardwar                                       | e upon comple                                        |                                     | reception of a S                                      | ync field (55 |
| info                      | 0 = Baud rat<br>fer to <b>Section</b> f<br>prmation on ena | e measuremen<br>17. "UART" (D        | t disabled or α<br>S70188) in the<br>Γ module for r | completed<br>e <i>"dsPIC33F/P</i><br>eceive or trans | IC24H Family                        | Reference Man<br>That section of                      |               |
| <b>0 T</b> L <sup>1</sup> |                                                            |                                      |                                                     |                                                      | <ul> <li>a)</li> </ul>              |                                                       |               |

# REGISTER 20-1: UxMODE: UARTx MODE REGISTER

2: This feature is only available for the 16x BRG mode (BRGH = 0).

#### REGISTER 20-1: UxMODE: UARTx MODE REGISTER (CONTINUED)

| bit 4   | URXINV: Receive Polarity Inversion bit                                                                                                                                             |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 1 = UxRX Idle state is '0'                                                                                                                                                         |
|         | 0 = UxRX Idle state is '1'                                                                                                                                                         |
| bit 3   | BRGH: High Baud Rate Enable bit                                                                                                                                                    |
|         | <ul> <li>1 = BRG generates 4 clocks per bit period (4x baud clock, High-Speed mode)</li> <li>0 = BRG generates 16 clocks per bit period (16x baud clock, Standard mode)</li> </ul> |
| bit 2-1 | PDSEL<1:0>: Parity and Data Selection bits                                                                                                                                         |
|         | 11 = 9-bit data, no parity                                                                                                                                                         |
|         | 10 = 8-bit data, odd parity                                                                                                                                                        |
|         | 01 = 8-bit data, even parity                                                                                                                                                       |
|         | 00 = 8-bit data, no parity                                                                                                                                                         |
| bit 0   | STSEL: Stop Bit Selection bit                                                                                                                                                      |
|         | 1 = Two Stop bits                                                                                                                                                                  |
|         | 0 = One Stop bit                                                                                                                                                                   |
|         |                                                                                                                                                                                    |
|         |                                                                                                                                                                                    |

- **Note 1:** Refer to **Section 17. "UART"** (DS70188) in the *"dsPIC33F/PIC24H Family Reference Manual"* for information on enabling the UART module for receive or transmit operation. That section of the manual is available on the Microchip web site, www.microchip.com.
  - **2:** This feature is only available for the 16x BRG mode (BRGH = 0).

| R/W-0            | R/W-0                                                                                                                                                                    | R/W-0                                                             | U-0                                                                                 | R/W-0, HC                                           | R/W-0                | R-0              | R-1           |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------|------------------|---------------|
| UTXISEL1         | UTXINV                                                                                                                                                                   | UTXISEL0                                                          |                                                                                     | UTXBRK                                              | UTXEN <sup>(1)</sup> | UTXBF            | TRMT          |
| bit 15           |                                                                                                                                                                          |                                                                   |                                                                                     |                                                     |                      |                  | bit 8         |
| R/W-0            | R/W-0                                                                                                                                                                    | R/W-0                                                             | R-1                                                                                 | R-0                                                 | R-0                  | R/C-0            | R-0           |
| URXIS            | SEL<1:0>                                                                                                                                                                 | ADDEN                                                             | RIDLE                                                                               | PERR                                                | FERR                 | OERR             | URXDA         |
| bit 7            |                                                                                                                                                                          |                                                                   |                                                                                     |                                                     |                      |                  | bit (         |
| Legend:          |                                                                                                                                                                          | HC = Hardware                                                     | Clearable bit                                                                       | C = Clearable                                       | e bit                |                  |               |
| R = Readable     | e bit                                                                                                                                                                    | W = Writable bit                                                  |                                                                                     | U = Unimpler                                        | mented bit, rea      | ad as '0'        |               |
| -n = Value at    | POR                                                                                                                                                                      | '1' = Bit is set                                                  |                                                                                     | '0' = Bit is cle                                    | ared                 | x = Bit is un    | known         |
| bit 15,13        | 11 = Reserve<br>10 = Interrup<br>transmi<br>01 = Interrup<br>operation<br>00 = Interrup<br>least or<br>UTXINV: Transmi<br>1 = UxTX Idle<br>0 = UxTX Idle<br>If IREN = 1: |                                                                   | empty<br>character is s<br>d<br>ter is transferre<br>n in the transmi<br>ersion bit | ed to the Tran<br>hifted out of t<br>d to the Trans | he Transmit S        | Shift register;  | ; all transm  |
|                  |                                                                                                                                                                          | oded UxTX Idle s                                                  | tate is '0'                                                                         |                                                     |                      |                  |               |
| bit 12<br>bit 11 | -                                                                                                                                                                        | ted: Read as '0'                                                  |                                                                                     |                                                     |                      |                  |               |
| bit 11           | 1 = Send Syr<br>cleared b                                                                                                                                                | nc Break on next<br>by hardware upon<br>eak transmission (        | completion                                                                          |                                                     | ed by twelve '0      | )' bits, followe | d by Stop bil |
| bit 10           | UTXEN: Tran                                                                                                                                                              | ismit Enable bit <sup>(1)</sup>                                   |                                                                                     |                                                     |                      |                  |               |
|                  |                                                                                                                                                                          | enabled, UxTX p<br>disabled, any pe                               |                                                                                     |                                                     | and buffer is        | reset; UxTX p    | oin controlle |
| bit 9            | UTXBF: Tran                                                                                                                                                              | smit Buffer Full S                                                | tatus bit (read-o                                                                   | only)                                               |                      |                  |               |
|                  | 1 = Transmit<br>0 = Transmit                                                                                                                                             | buffer is full<br>buffer is not full;                             | at least one mo                                                                     | ore character ca                                    | an be written        |                  |               |
| bit 8            | 1 = Transmit                                                                                                                                                             | mit Shift Register<br>Shift register is ei<br>Shift register is n | mpty and transr                                                                     | nit buffer is emp                                   | • •                  |                  | s completed   |

#### REGISTER 20-2: UxSTA: UARTx STATUS AND CONTROL REGISTER

0 = Transmit Shift register is not empty, a transmission is in progress or queued

- bit 7-6 URXISEL<1:0>: Receive Interrupt Mode Selection bits
  - 11 = Interrupt is set on UxRSR transfer making the receive buffer full (i.e., has 4 data characters)
  - 10 = Interrupt is set on UxRSR transfer making the receive buffer 3/4 full (i.e., has 3 data characters)
  - 0x = Interrupt is set when any character is received and transferred from the UxRSR to the receive buffer; receive buffer has one or more characters
- **Note 1:** Refer to **Section 17. "UART"** (DS70188) in the *"dsPIC33F/PIC24H Family Reference Manual"* for information on enabling the UART module for transmit operation. That section of the manual is available on the Microchip web site, www.microchip.com.

#### REGISTER 20-2: UxSTA: UARTx STATUS AND CONTROL REGISTER (CONTINUED)

| bit 5   | <b>ADDEN:</b> Address Character Detect bit (bit 8 of received data = 1)                                                                                                                                                         |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>1 = Address Detect mode enabled. If 9-bit mode is not selected, this does not take effect.</li> <li>0 = Address Detect mode disabled</li> </ul>                                                                        |
| bit 4   | RIDLE: Receiver Idle bit (read-only)                                                                                                                                                                                            |
|         | <ul><li>1 = Receiver is Idle</li><li>0 = Receiver is active</li></ul>                                                                                                                                                           |
| bit 3   | PERR: Parity Error Status bit (read-only)                                                                                                                                                                                       |
|         | <ul> <li>1 = Parity error has been detected for the current character (character at the top of the receive FIFO)</li> <li>0 = Parity error has not been detected</li> </ul>                                                     |
| bit 2   | FERR: Framing Error Status bit (read-only)                                                                                                                                                                                      |
|         | 1 = Framing error has been detected for the current character (character at the top of the receive FIFO)                                                                                                                        |
|         | 0 = Framing error has not been detected                                                                                                                                                                                         |
| bit 1   | OERR: Receive Buffer Overrun Error Status bit (clear/read-only)                                                                                                                                                                 |
|         | <ul> <li>1 = Receive buffer has overflowed</li> <li>0 = Receive buffer has not overflowed. Clearing a previously set OERR bit (1 →0 transition) will reset<br/>the receiver buffer and the UxRSR to the empty state.</li> </ul> |
| bit 0   | URXDA: Receive Buffer Data Available bit (read-only)                                                                                                                                                                            |
|         | <ul> <li>1 = Receive buffer has data, at least one more character can be read</li> <li>0 = Receive buffer is empty</li> </ul>                                                                                                   |
| Note 1: | Refer to Section 17 "ILART" (DS70188) in the "dsPIC33E/PIC24H Family Reference Manual" for                                                                                                                                      |

**Note 1:** Refer to **Section 17. "UART"** (DS70188) in the *"dsPIC33F/PIC24H Family Reference Manual"* for information on enabling the UART module for transmit operation. That section of the manual is available on the Microchip web site, www.microchip.com.

NOTES:

# 21.0 ENHANCED CAN (ECAN™) MODULE

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 21. "Enhanced Controller Area Network (ECAN™)" (DS70185) in the dsPIC33F/PIC24H Family Reference Manual, which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

## 21.1 Overview

The Enhanced Controller Area Network (ECAN) module is a serial interface, useful for communicating with other CAN modules or microcontroller devices. This interface/protocol was designed to allow communications within noisy environments. The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices contain up to two ECAN modules.

The ECAN module is a communication controller implementing the CAN 2.0 A/B protocol, as defined in the BOSCH CAN specification. The module supports CAN 1.2, CAN 2.0A, CAN 2.0B Passive and CAN 2.0B Active versions of the protocol. The module implementation is a full CAN system. The CAN specification is not covered within this data sheet. The reader can refer to the BOSCH CAN specification for further details.

The module features are as follows:

- Implementation of the CAN protocol, CAN 1.2, CAN 2.0A and CAN 2.0B
- · Standard and extended data frames
- 0-8 bytes data length
- Programmable bit rate up to 1 Mbit/sec
- Automatic response to remote transmission requests
- Up to eight transmit buffers with application specified prioritization and abort capability (each buffer can contain up to 8 bytes of data)
- Up to 32 receive buffers (each buffer can contain up to 8 bytes of data)
- Up to 16 full (standard/extended identifier)
   acceptance filters
- Three full acceptance filter masks
- DeviceNet<sup>™</sup> addressing support
- Programmable wake-up functionality with integrated low-pass filter

- Programmable Loopback mode supports self-test operation
- Signaling via interrupt capabilities for all CAN receiver and transmitter error states
- · Programmable clock source
- Programmable link to input capture module (IC2 for CAN1) for time-stamping and network synchronization
- · Low-power Sleep and Idle mode

The CAN bus module consists of a protocol engine and message buffering/control. The CAN protocol engine handles all functions for receiving and transmitting messages on the CAN bus. Messages are transmitted by first loading the appropriate data registers. Status and errors can be checked by reading the appropriate registers. Any message detected on the CAN bus is checked for errors and then matched against filters to see if it should be received and stored in one of the receive registers.

## 21.2 Frame Types

The ECAN module transmits various types of frames which include data messages, or remote transmission requests initiated by the user, as other frames that are automatically generated for control purposes. The following frame types are supported:

- Standard Data Frame: A standard data frame is generated by a node when the node wishes to transmit data. It includes an 11-bit Standard Identifier (SID), but not an 18-bit Extended Identifier (EID).
- Extended Data Frame: An extended data frame is similar to a standard data frame, but includes an extended identifier as well.
- Remote Frame: It is possible for a destination node to request the data from the source. For this purpose, the destination node sends a remote frame with an identifier that matches the identifier of the required data frame. The appropriate data source node sends a data frame as a response to this remote request.
- Error Frame: An error frame is generated by any node that detects a bus error. An error frame consists of two fields: an error flag field and an error delimiter field.
- Overload Frame: An overload frame can be generated by a node as a result of two conditions. First, the node detects a dominant bit during interframe space which is an illegal condition. Second, due to internal conditions, the node is not yet able to start reception of the next message. A node can generate a maximum of 2 sequential overload frames to delay the start of the next message.
- Interframe Space: Interframe space separates a proceeding frame (of whatever type) from a following data or remote frame.

## FIGURE 21-1: ECAN™ MODULE BLOCK DIAGRAM



## 21.3 Modes of Operation

The ECAN module can operate in one of several operation modes selected by the user. These modes include:

- · Initialization mode
- Disable mode
- Normal Operation mode
- Listen Only mode
- Listen All Messages mode
- Loopback mode

Modes are requested by setting the REQOP<2:0> bits (CiCTRL1<10:8>). Entry into a mode is Acknowledged by monitoring the OPMODE<2:0> bits (CiCTRL1<7:5>). The module does not change the mode and the OPMODE bits until a change in mode is acceptable, generally during bus Idle time, which is defined as at least 11 consecutive recessive bits.

#### 21.3.1 INITIALIZATION MODE

In the Initialization mode, the module does not transmit or receive. The error counters are cleared and the interrupt flags remain unchanged. The user application has access to Configuration registers that are access restricted in other modes. The module protects the user from accidentally violating the CAN protocol through programming errors. All registers which control the configuration of the module cannot be modified while the module is on-line. The ECAN module is not allowed to enter the Configuration mode while a transmission is taking place. The Configuration mode serves as a lock to protect the following registers:

- All Module Control registers
- Baud Rate and Interrupt Configuration registers
- Bus Timing registers
- Identifier Acceptance Filter registers
- Identifier Acceptance Mask registers

#### 21.3.2 DISABLE MODE

In Disable mode, the module does not transmit or receive. The module has the ability to set the WAKIF bit due to bus activity, however, any pending interrupts remains and the error counters retains their value.

If the REQOP<2:0> bits (CiCTRL1<10:8>) = 001, the module enters the Module Disable mode. If the module is active, the module waits for 11 recessive bits on the CAN bus, detect that condition as an Idle bus, then accept the module disable command. When the OPMODE<2:0> bits (CiCTRL1<7:5>) = 001, that indicates whether the module successfully went into Module Disable mode. The I/O pins reverts to normal I/O function when the module is in the Module Disable mode.

The module can be programmed to apply a low-pass filter function to the CiRX input line while the module or the CPU is in Sleep mode. The WAKFIL bit (CiCFG2<14>) enables or disables the filter.

| Mater | Turinelly, if the EQAN we duly is allowed to  |
|-------|-----------------------------------------------|
| Note: | Typically, if the ECAN module is allowed to   |
|       | transmit in a particular mode of operation    |
|       | and a transmission is requested immedi-       |
|       | ately after the ECAN module has been          |
|       | placed in that mode of operation, the mod-    |
|       | ule waits for 11 consecutive recessive bits   |
|       | on the bus before starting transmission. If   |
|       | the user switches to Disable mode within      |
|       | this 11-bit period, then this transmission is |
|       | aborted and the corresponding TXABT bit       |
|       | is set and TXREQ bit is cleared.              |

#### 21.3.3 NORMAL OPERATION MODE

Normal Operation mode is selected when REQOP<2:0> = 000. In this mode, the module is activated and the I/O pins assumes the CAN bus functions. The module transmits and receive CAN bus messages via the CiTX and CiRX pins.

#### 21.3.4 LISTEN ONLY MODE

If the Listen Only mode is activated, the module on the CAN bus is passive. The transmitter buffers revert to the port I/O function. The receive pins remain inputs. For the receiver, no error flags or Acknowledge signals are sent. The error counters are deactivated in this state. The Listen Only mode can be used for detecting the baud rate on the CAN bus. To use this, it is necessary that there are at least two further nodes that communicate with each other.

#### 21.3.5 LISTEN ALL MESSAGES MODE

The module can be set to ignore all errors and receive any message. The Listen All Messages mode is activated by setting REQOP<2:0> = 111. In this mode, the data which is in the message assembly buffer, until the time an error occurred, is copied in the receive buffer and can be read via the CPU interface.

#### 21.3.6 LOOPBACK MODE

If the Loopback mode is activated, the module connects the internal transmit signal to the internal receive signal at the module boundary. The transmit and receive pins revert to their port I/O function.

| REGISTER      | 21-1: CiCTI                                                                                | RL1: ECAN™                       | CONTROL          | <b>REGISTER 1</b> |                 |                   |       |  |  |  |
|---------------|--------------------------------------------------------------------------------------------|----------------------------------|------------------|-------------------|-----------------|-------------------|-------|--|--|--|
| U-0           | U-0                                                                                        | R/W-0                            | R/W-0            | r-0               | R/W-1           | R/W-0             | R/W-0 |  |  |  |
|               | —                                                                                          | CSIDL                            | ABAT             |                   |                 | REQOP<2:0>        |       |  |  |  |
| bit 15        |                                                                                            |                                  |                  |                   |                 |                   | bit   |  |  |  |
| R-1           | R-0                                                                                        | R-0                              | U-0              | R/W-0             | U-0             | U-0               | R/W-0 |  |  |  |
|               | OPMODE<2:0                                                                                 | -                                | _                | CANCAP            | _               | _                 | WIN   |  |  |  |
| bit 7         |                                                                                            |                                  |                  |                   |                 |                   | bit   |  |  |  |
| <u> </u>      |                                                                                            | <b>A M M M M</b>                 |                  |                   |                 |                   |       |  |  |  |
| Legend:       |                                                                                            |                                  | -                |                   |                 | t r = Bit is Rese | erved |  |  |  |
| R = Readabl   |                                                                                            | W = Writable                     |                  | -                 | nented bit, rea |                   |       |  |  |  |
| -n = Value at | POR                                                                                        | '1' = Bit is se                  | t                | '0' = Bit is cle  | ared            | x = Bit is unkr   | IOWN  |  |  |  |
| bit 15-14     | Unimpleme                                                                                  | nted: Read as                    | ʻ0 <b>'</b>      |                   |                 |                   |       |  |  |  |
| bit 13        | CSIDL: Stop                                                                                | in Idle Mode b                   | it               |                   |                 |                   |       |  |  |  |
|               |                                                                                            | nue module ope<br>e module opera |                  |                   | le mode         |                   |       |  |  |  |
| bit 12        |                                                                                            | All Pending Tr                   |                  |                   |                 |                   |       |  |  |  |
| 51(12         | 1 = Signal al                                                                              | Il transmit buffe                | rs to abort trar | nsmission         |                 |                   |       |  |  |  |
|               |                                                                                            | will clear this bi               | t when all tran  | smissions are a   | aborted         |                   |       |  |  |  |
| bit 11        | Reserved: [                                                                                |                                  |                  |                   |                 |                   |       |  |  |  |
| bit 10-8      | <b>REQOP&lt;2:0&gt;:</b> Request Operation Mode bits<br>111 = Set Listen All Messages mode |                                  |                  |                   |                 |                   |       |  |  |  |
|               | 111 = Set Li<br>110 = Reser                                                                |                                  | ges mode         |                   |                 |                   |       |  |  |  |
|               | 101 <b>= Rese</b>                                                                          |                                  |                  |                   |                 |                   |       |  |  |  |
|               |                                                                                            | onfiguration mo                  |                  |                   |                 |                   |       |  |  |  |
|               |                                                                                            | sten Only Mode                   | e                |                   |                 |                   |       |  |  |  |
|               | 010 = Set Lo<br>001 = Set D                                                                | oopback mode                     |                  |                   |                 |                   |       |  |  |  |
|               |                                                                                            | ormal Operatio                   | n mode           |                   |                 |                   |       |  |  |  |
| bit 7-5       |                                                                                            | ::0>: Operation                  |                  |                   |                 |                   |       |  |  |  |
|               |                                                                                            | le is in Listen A                |                  | node              |                 |                   |       |  |  |  |
|               | 110 <b>= Reser</b>                                                                         |                                  |                  |                   |                 |                   |       |  |  |  |
|               | 101 = Reser                                                                                | ∿ed<br>le is in Configu          | ration mode      |                   |                 |                   |       |  |  |  |
|               |                                                                                            | le is in Listen C                |                  |                   |                 |                   |       |  |  |  |
|               |                                                                                            | le is in Loopba                  |                  |                   |                 |                   |       |  |  |  |
|               |                                                                                            | le is in Disable                 |                  |                   |                 |                   |       |  |  |  |
|               |                                                                                            | le is in Normal                  | -                | de                |                 |                   |       |  |  |  |
| bit 4         | -                                                                                          | nted: Read as                    |                  | <u>.</u> .        |                 |                   |       |  |  |  |
| bit 3         |                                                                                            | AN Message F                     |                  | -                 |                 |                   |       |  |  |  |
|               |                                                                                            | nput capture ba<br>CAN capture   | ised on CAN r    | nessage receiv    | е               |                   |       |  |  |  |
| bit 2-1       | Unimpleme                                                                                  | nted: Read as                    | ʻ0'              |                   |                 |                   |       |  |  |  |
| bit 0         | -                                                                                          | lap Window Se                    |                  |                   |                 |                   |       |  |  |  |
|               | 1 = Use filter                                                                             |                                  |                  |                   |                 |                   |       |  |  |  |
|               | 0 = Use buff                                                                               | er window                        |                  |                   |                 |                   |       |  |  |  |

# REGISTER 21-1: CICTRL1: ECAN™ CONTROL REGISTER 1

|        |     |     | ••••• |     | -   |     |       |
|--------|-----|-----|-------|-----|-----|-----|-------|
| U-0    | U-0 | U-0 | U-0   | U-0 | U-0 | U-0 | U-0   |
| —      | —   | —   | —     | —   | —   |     | —     |
| bit 15 |     |     |       |     |     |     | bit 8 |
|        |     |     |       |     |     |     |       |
| U-0    | U-0 | U-0 | R-0   | R-0 | R-0 | R-0 | R-0   |

## REGISTER 21-2: CiCTRL2: ECAN™ CONTROL REGISTER 2

| 0-0   | 0-0 | 0-0 | K-0 | K-0 | K-0        | K-0 | K-0   |
|-------|-----|-----|-----|-----|------------|-----|-------|
| —     | —   | —   |     |     | DNCNT<4:0> |     |       |
| bit 7 |     |     |     |     |            |     | bit 0 |
|       |     |     |     |     |            |     |       |
|       |     |     |     |     |            |     |       |

| Legend:           | C = Writeable bit, but only ' | C = Writeable bit, but only '0' can be written to clear the bit |                    |  |  |  |  |
|-------------------|-------------------------------|-----------------------------------------------------------------|--------------------|--|--|--|--|
| R = Readable bit  | W = Writable bit              | U = Unimplemented bit, read                                     | l as '0'           |  |  |  |  |
| -n = Value at POR | '1' = Bit is set              | '0' = Bit is cleared                                            | x = Bit is unknown |  |  |  |  |

bit 15-5 Unimplemented: Read as '0'

bit 4-0 DNCNT<4:0>: DeviceNet™ Filter Bit Number bits

10010-11111 = Invalid selection

- 10001 = Compare up to data byte 3, bit 6 with EID<17>
- •

00001 = Compare up to data byte 1, bit 7 with EID<0> 00000 = Do not compare data bytes

© 2009-2012 Microchip Technology Inc.

| <b>REGISTER 21</b> | -3: CiVE                   | C: ECAN™ INT                             | ERRUPT        | CODE REGIST          | ΓER            |                 |       |
|--------------------|----------------------------|------------------------------------------|---------------|----------------------|----------------|-----------------|-------|
| U-0                | U-0                        | U-0                                      | R-0           | R-0                  | R-0            | R-0             | R-0   |
| —                  | —                          | —                                        |               |                      | FILHIT<4:(     | )>              |       |
| bit 15             |                            |                                          |               |                      |                |                 | bit 8 |
|                    | <b>D</b> 4                 |                                          |               |                      |                |                 |       |
| U-0                | R-1                        | R-0                                      | R-0           | R-0<br>ICODE<6:0>    | R-0            | R-0             | R-0   |
| <br>bit 7          |                            |                                          |               | ICODE<0.0>           |                |                 | bit C |
|                    |                            |                                          |               |                      |                |                 | Dit C |
| Legend:            |                            | C = Writeable                            | bit, but only | ' '0' can be writter | n to clear the | e bit           |       |
| R = Readable b     | it                         | W = Writable b                           | it            | U = Unimplem         | ented bit, re  | ad as '0'       |       |
| -n = Value at PO   | OR                         | '1' = Bit is set                         |               | '0' = Bit is clea    | ared           | x = Bit is unkr | nown  |
| bit 15-13          | Unimpleme                  | ented: Read as '0                        | 3             |                      |                |                 |       |
|                    | -                          | >: Filter Hit Numb                       |               |                      |                |                 |       |
|                    |                            | 11 = Reserved                            |               |                      |                |                 |       |
|                    | 01111 <b>= Fil</b>         |                                          |               |                      |                |                 |       |
|                    | •                          |                                          |               |                      |                |                 |       |
|                    | •                          |                                          |               |                      |                |                 |       |
|                    | •                          |                                          |               |                      |                |                 |       |
|                    | 00001 = Fil<br>00000 = Fil |                                          |               |                      |                |                 |       |
| bit 7              | Unimpleme                  | ented: Read as '0                        | ,             |                      |                |                 |       |
|                    | -                          | >: Interrupt Flag (                      |               |                      |                |                 |       |
|                    |                            | .111111 = Reser                          |               |                      |                |                 |       |
|                    |                            | FIFO almost full i                       |               |                      |                |                 |       |
|                    |                            | Receiver overflow<br>Wake-up interrup    |               |                      |                |                 |       |
|                    |                            | Error interrupt                          | L .           |                      |                |                 |       |
|                    |                            | No interrupt                             |               |                      |                |                 |       |
|                    | •                          |                                          |               |                      |                |                 |       |
|                    | •                          |                                          |               |                      |                |                 |       |
|                    | •                          | _                                        |               |                      |                |                 |       |
|                    |                            | RB15 buffer Inter                        |               |                      |                |                 |       |
|                    | •                          |                                          |               |                      |                |                 |       |
|                    | •                          |                                          |               |                      |                |                 |       |
|                    | •                          |                                          |               |                      |                |                 |       |
|                    |                            | RB9 buffer interru<br>RB8 buffer interru |               |                      |                |                 |       |
|                    |                            | TRB7 buffer inter                        |               |                      |                |                 |       |
|                    |                            | TRB6 buffer inter                        |               |                      |                |                 |       |
|                    |                            | TRB5 buffer inter                        |               |                      |                |                 |       |
|                    |                            | TRB4 buffer inter<br>TRB3 buffer inter   |               |                      |                |                 |       |
|                    |                            | TRB2 buffer inter                        |               |                      |                |                 |       |
|                    |                            | TRB1 buffer inter                        |               |                      |                |                 |       |
|                    | 0000000 =                  | TRB0 Buffer inter                        | rupt          |                      |                |                 |       |
|                    |                            |                                          |               |                      |                |                 |       |

#### 

| REGISTER     | 21-4: CIFCI                                                                                                                    | RL: ECAN 🖤                                                                                                                 | FIFO CON                            | I ROL REGIS                             | <b>FIER</b>       |         |         |
|--------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------|-------------------|---------|---------|
| R/W-0        | R/W-0                                                                                                                          | R/W-0                                                                                                                      | U-0                                 | U-0                                     | U-0               | U-0     | U-0     |
|              | DMABS<2:0>                                                                                                                     |                                                                                                                            | _                                   | —                                       | —                 | —       | —       |
| bit 15       |                                                                                                                                |                                                                                                                            |                                     |                                         |                   |         | bit 8   |
| U-0          | U-0                                                                                                                            | U-0                                                                                                                        | R/W-0                               | R/W-0                                   | R/W-0             | R/W-0   | R/W-0   |
| 0-0          | 0-0                                                                                                                            |                                                                                                                            | 10/00-0                             | 10,00-0                                 | FSA<4:0>          | 10,00-0 | 10,00-0 |
| bit 7        | _                                                                                                                              | _                                                                                                                          |                                     |                                         | F3A\4.02          |         | bit 0   |
|              |                                                                                                                                |                                                                                                                            |                                     |                                         |                   |         | bit o   |
| Legend:      |                                                                                                                                | C = Writeable                                                                                                              | bit, but only                       | '0' can be writt                        | en to clear the b | it      |         |
| R = Readab   | le bit                                                                                                                         | W = Writable                                                                                                               | bit                                 | U = Unimple                             | mented bit, read  | as '0'  |         |
| -n = Value a | t POR                                                                                                                          | '1' = Bit is set                                                                                                           |                                     | '0' = Bit is cleared x = Bit is unknown |                   |         |         |
| bit 15-13    | 111 = Reser<br>110 = 32 buf<br>101 = 24 buf<br>100 = 16 buf<br>011 = 12 buf<br>010 = 8 buffe<br>001 = 6 buffe<br>000 = 4 buffe | fers in DMA RA<br>fers in DMA RA<br>fers in DMA RA<br>fers in DMA RA<br>ers in DMA RAM<br>ers in DMA RAM<br>ers in DMA RAM | IM<br>IM<br>IM<br>IM<br>A<br>A<br>A |                                         |                   |         |         |
| bit 12-5     | -                                                                                                                              | nted: Read as '                                                                                                            |                                     |                                         |                   |         |         |
| bit 4-0      |                                                                                                                                | IFO Area Starts                                                                                                            | s with Buffer b                     | oits                                    |                   |         |         |
|              |                                                                                                                                | ad buffer RB31<br>ad buffer RB30                                                                                           |                                     |                                         |                   |         |         |
|              | •                                                                                                                              |                                                                                                                            |                                     |                                         |                   |         |         |
|              |                                                                                                                                |                                                                                                                            |                                     |                                         |                   |         |         |

## REGISTER 21-4: CIFCTRL: ECAN™ FIFO CONTROL REGISTER

•

00001 = Tx/Rx buffer TRB1 00000 = Tx/Rx buffer TRB0

| U-0          | U-0                           | R-0               | R-0             | R-0              | R-0                 | R-0             | R-0   |
|--------------|-------------------------------|-------------------|-----------------|------------------|---------------------|-----------------|-------|
| _            | _                             |                   |                 | FBP              | <b>?&lt;5:0&gt;</b> |                 |       |
| bit 15       |                               | •                 |                 |                  |                     |                 | bit 8 |
| U-0          | U-0                           | R-0               | R-0             | R-0              | R-0                 | R-0             | R-0   |
| 0-0          | 0-0                           | K-0               | K-0             | -                | B<5:0>              | K-0             | N-0   |
| <br>bit 7    |                               |                   |                 |                  | D-0.0×              |                 | bit ( |
|              |                               |                   |                 |                  |                     |                 | bit ( |
| Legend:      |                               | C = Writable b    | it, but only '0 | ' can be written | to clear the        | bit             |       |
| R = Readab   | le bit                        | W = Writable b    | oit             | U = Unimpler     | nented bit, re      | ad as '0'       |       |
| -n = Value a | t POR                         | '1' = Bit is set  |                 | '0' = Bit is cle | ared                | x = Bit is unkr | nown  |
|              | 011110 = F<br>•<br>•<br>•     | RB30 buffer       |                 |                  |                     |                 |       |
|              | 000000 = 1                    |                   |                 |                  |                     |                 |       |
| bit 7-6      | Unimpleme                     | ented: Read as '0 | ,               |                  |                     |                 |       |
| bit 5-0      | 011111 = F<br>011110 = F<br>• | RB1 buffer        | d Buffer Poin   | ter bits         |                     |                 |       |

| U-0              | U-0                                                                                                                                                       | R-0                               | R-0                   | R-0                                | R-0    | R-0             | R-0   |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|------------------------------------|--------|-----------------|-------|--|--|--|--|
|                  | _                                                                                                                                                         | TXBO                              | TXBP                  | RXBP                               | TXWAR  | RXWAR           | EWARN |  |  |  |  |
| oit 15           | ·                                                                                                                                                         |                                   | •                     | •                                  | •      |                 | bit 8 |  |  |  |  |
| R/C-0            | R/C-0                                                                                                                                                     | R/C-0                             | U-0                   | R/C-0                              | R/C-0  | R/C-0           | R/C-0 |  |  |  |  |
| IVRIF            | WAKIF                                                                                                                                                     | ERRIF                             | 0-0                   | FIFOIF                             | RBOVIF | RBIF            | TBIF  |  |  |  |  |
| bit 7            | WANI                                                                                                                                                      |                                   |                       | 111011                             | RBOVII | T(D)            | bit C |  |  |  |  |
|                  |                                                                                                                                                           | 0 14/11 11                        |                       | (O) 1 11                           |        | .,              |       |  |  |  |  |
| Legend:          | -                                                                                                                                                         |                                   |                       |                                    |        |                 |       |  |  |  |  |
| R = Readable bit |                                                                                                                                                           | W = Writable                      |                       | U = Unimplemented bit, read as '0' |        |                 |       |  |  |  |  |
| -n = Value at    | POR                                                                                                                                                       | '1' = Bit is se                   | t                     | '0' = Bit is cle                   | ared   | x = Bit is unkr | IOWN  |  |  |  |  |
| bit 15-14        | Unimplemer                                                                                                                                                | nted: Read as                     | ·0'                   |                                    |        |                 |       |  |  |  |  |
| bit 13           | -                                                                                                                                                         | mitter in Error                   |                       | bit                                |        |                 |       |  |  |  |  |
|                  | 1 = Transmitter is in Bus Off state<br>0 = Transmitter is not in Bus Off state                                                                            |                                   |                       |                                    |        |                 |       |  |  |  |  |
| bit 12           |                                                                                                                                                           |                                   |                       | sive hit                           |        |                 |       |  |  |  |  |
| 511 12           | <b>TXBP:</b> Transmitter in Error State Bus Passive bit         1 = Transmitter is in Bus Passive state         - Transmitter is not in Bus Passive state |                                   |                       |                                    |        |                 |       |  |  |  |  |
| bit 11           | 0 = Transmitter is not in Bus Passive state <b>RXBP:</b> Receiver in Error State Bus Passive bit                                                          |                                   |                       |                                    |        |                 |       |  |  |  |  |
|                  | 1 = Receiver                                                                                                                                              | is in Bus Pass<br>is not in Bus P | ive state             |                                    |        |                 |       |  |  |  |  |
| bit 10           |                                                                                                                                                           |                                   |                       | na bit                             |        |                 |       |  |  |  |  |
|                  | <b>TXWAR:</b> Transmitter in Error State Warning bit<br>1 = Transmitter is in Error Warning state                                                         |                                   |                       |                                    |        |                 |       |  |  |  |  |
|                  | 0 = Transmitter is not in Error Warning state                                                                                                             |                                   |                       |                                    |        |                 |       |  |  |  |  |
| bit 9            | RXWAR: Receiver in Error State Warning bit                                                                                                                |                                   |                       |                                    |        |                 |       |  |  |  |  |
|                  | <ul> <li>1 = Receiver is in Error Warning state</li> <li>0 = Receiver is not in Error Warning state</li> </ul>                                            |                                   |                       |                                    |        |                 |       |  |  |  |  |
| bit 8            | EWARN: Transmitter or Receiver in Error State Warning bit                                                                                                 |                                   |                       |                                    |        |                 |       |  |  |  |  |
|                  | <ul> <li>1 = Transmitter or Receiver is in Error State Warning state</li> <li>0 = Transmitter or Receiver is not in Error State Warning state</li> </ul>  |                                   |                       |                                    |        |                 |       |  |  |  |  |
| L:1 7            |                                                                                                                                                           |                                   |                       | -                                  | state  |                 |       |  |  |  |  |
| bit 7            | IVRIF: Invalid Message Received Interrupt Flag bit<br>1 = Interrupt Request has occurred                                                                  |                                   |                       |                                    |        |                 |       |  |  |  |  |
|                  | <ul> <li>Interrupt Request has occurred</li> <li>Interrupt Request has not occurred</li> </ul>                                                            |                                   |                       |                                    |        |                 |       |  |  |  |  |
| bit 6            | -                                                                                                                                                         | Wake-up Activ                     |                       | aq bit                             |        |                 |       |  |  |  |  |
|                  |                                                                                                                                                           | Request has o                     | •                     | -9                                 |        |                 |       |  |  |  |  |
|                  | 0 = Interrupt Request has not occurred                                                                                                                    |                                   |                       |                                    |        |                 |       |  |  |  |  |
| bit 5            | ERRIF: Error Interrupt Flag bit (multiple sources in CiINTF<13:8> register)                                                                               |                                   |                       |                                    |        |                 |       |  |  |  |  |
|                  | 1 = Interrupt Request has occurred                                                                                                                        |                                   |                       |                                    |        |                 |       |  |  |  |  |
|                  |                                                                                                                                                           | Request has n                     |                       |                                    |        |                 |       |  |  |  |  |
| bit 4            | Unimplemented: Read as '0'                                                                                                                                |                                   |                       |                                    |        |                 |       |  |  |  |  |
| bit 3            | FIFOIF: FIFO Almost Full Interrupt Flag bit                                                                                                               |                                   |                       |                                    |        |                 |       |  |  |  |  |
|                  | <ul> <li>1 = Interrupt Request has occurred</li> <li>0 = Interrupt Request has not occurred</li> </ul>                                                    |                                   |                       |                                    |        |                 |       |  |  |  |  |
| bit 2            |                                                                                                                                                           | Buffer Overflo                    |                       | aa bit                             |        |                 |       |  |  |  |  |
|                  | 1 = Interrupt                                                                                                                                             | Request has o<br>Request has n    | ccurred               | -9                                 |        |                 |       |  |  |  |  |
| bit 1            | -                                                                                                                                                         | -                                 |                       |                                    |        |                 |       |  |  |  |  |
|                  | <b>RBIF:</b> RX Buffer Interrupt Flag bit<br>1 = Interrupt Request has occurred                                                                           |                                   |                       |                                    |        |                 |       |  |  |  |  |
|                  | ⊥ = Interrupt                                                                                                                                             | Request has o                     | ccurred               |                                    |        |                 |       |  |  |  |  |
|                  |                                                                                                                                                           | Request has o<br>Request has n    |                       |                                    |        |                 |       |  |  |  |  |
| bit 0            | 0 = Interrupt<br><b>TBIF:</b> TX But                                                                                                                      |                                   | ot occurred<br>ag bit |                                    |        |                 |       |  |  |  |  |

| U-0               | U-0                                                                | U-0                                                   | U-0               | U-0                  | U-0                | U-0                | U-0   |  |  |  |  |
|-------------------|--------------------------------------------------------------------|-------------------------------------------------------|-------------------|----------------------|--------------------|--------------------|-------|--|--|--|--|
|                   | _                                                                  | _                                                     | _                 | _                    | _                  | _                  |       |  |  |  |  |
| bit 15            |                                                                    |                                                       |                   |                      |                    |                    | bit   |  |  |  |  |
|                   |                                                                    |                                                       |                   |                      |                    |                    |       |  |  |  |  |
| R/W-0             | R/W-0                                                              | R/W-0                                                 | U-0               | R/W-0                | R/W-0              | R/W-0              | R/W-0 |  |  |  |  |
| IVRIE             | WAKIE                                                              | ERRIE                                                 | _                 | FIFOIE               | RBOVIE             | RBIE               | TBIE  |  |  |  |  |
| bit 7             |                                                                    |                                                       |                   |                      |                    |                    | bit   |  |  |  |  |
| Legend:           |                                                                    | C = Writeable                                         | bit, but only     | '0' can be writte    | en to clear the bi | t                  |       |  |  |  |  |
| R = Readable bit  |                                                                    | W = Writable bit $U = Unimplemented bit, read as '0'$ |                   |                      |                    |                    |       |  |  |  |  |
| -n = Value at POR |                                                                    | '1' = Bit is set                                      |                   | '0' = Bit is cleared |                    | x = Bit is unknown |       |  |  |  |  |
|                   |                                                                    | ata da Danadara (                                     | .,                |                      |                    |                    |       |  |  |  |  |
| bit 15-8          | Unimplemented: Read as '0'                                         |                                                       |                   |                      |                    |                    |       |  |  |  |  |
| bit 7             | IVRIE: Invalid Message Received Interrupt Enable bit               |                                                       |                   |                      |                    |                    |       |  |  |  |  |
|                   | 1 = Interrupt Request Enabled<br>0 = Interrupt Request not enabled |                                                       |                   |                      |                    |                    |       |  |  |  |  |
| bit 6             | WAKIE: Bus Wake-up Activity Interrupt Flag bit                     |                                                       |                   |                      |                    |                    |       |  |  |  |  |
|                   | 1 = Interrupt Request Enabled                                      |                                                       |                   |                      |                    |                    |       |  |  |  |  |
|                   | 0 = Interrupt Request not enabled                                  |                                                       |                   |                      |                    |                    |       |  |  |  |  |
| bit 5             | ERRIE: Error Interrupt Enable bit                                  |                                                       |                   |                      |                    |                    |       |  |  |  |  |
|                   | 1 = Interrupt Request Enabled                                      |                                                       |                   |                      |                    |                    |       |  |  |  |  |
|                   | 0 = Interrupt Request not enabled                                  |                                                       |                   |                      |                    |                    |       |  |  |  |  |
| bit 4             | Unimplemented: Read as '0'                                         |                                                       |                   |                      |                    |                    |       |  |  |  |  |
| bit 3             | FIFOIE: FIFO Almost Full Interrupt Enable bit                      |                                                       |                   |                      |                    |                    |       |  |  |  |  |
|                   | 1 = Interrupt Request Enabled<br>0 = Interrupt Request not enabled |                                                       |                   |                      |                    |                    |       |  |  |  |  |
| bit 2             | <b>RBOVIE:</b> RX Buffer Overflow Interrupt Enable bit             |                                                       |                   |                      |                    |                    |       |  |  |  |  |
|                   | 1 = Interrupt Request Enabled                                      |                                                       |                   |                      |                    |                    |       |  |  |  |  |
|                   | 0 = Interrupt Request not enabled                                  |                                                       |                   |                      |                    |                    |       |  |  |  |  |
|                   | RBIE: RX BI                                                        | uffer Interrupt Er                                    | able bit          |                      |                    |                    |       |  |  |  |  |
| bit 1             |                                                                    | 1 = Interrupt Request Enabled                         |                   |                      |                    |                    |       |  |  |  |  |
| bit 1             | 1 = Interrupt                                                      |                                                       |                   |                      |                    |                    |       |  |  |  |  |
|                   | 1 = Interrupt<br>0 = Interrupt                                     | Request not en                                        | abled             |                      |                    |                    |       |  |  |  |  |
| bit 1<br>bit 0    | 1 = Interrupt<br>0 = Interrupt<br><b>TBIE:</b> TX Bu               |                                                       | abled<br>able bit |                      |                    |                    |       |  |  |  |  |

| REGISTER 21-8: CIEC: ECAN™ TRANSMIT/RECEIVE ERROR COUNT REGISTER |     |                  |                 |                      |               |                    |       |  |  |
|------------------------------------------------------------------|-----|------------------|-----------------|----------------------|---------------|--------------------|-------|--|--|
| R-0                                                              | R-0 | R-0              | R-0             | R-0                  | R-0           | R-0                | R-0   |  |  |
|                                                                  |     |                  | TERRC           | NT<7:0>              |               |                    |       |  |  |
| bit 15                                                           |     |                  |                 |                      |               |                    | bit 8 |  |  |
|                                                                  |     |                  |                 |                      |               |                    |       |  |  |
| R-0                                                              | R-0 | R-0              | R-0             | R-0                  | R-0           | R-0                | R-0   |  |  |
|                                                                  |     |                  | RERRC           | NT<7:0>              |               |                    |       |  |  |
| bit 7                                                            |     |                  |                 |                      |               |                    | bit 0 |  |  |
|                                                                  |     |                  |                 |                      |               |                    |       |  |  |
| Legend:                                                          |     | C = Writeable b  | it, but only '( | 0' can be written to | o clear the   | bit                |       |  |  |
| R = Readable bit                                                 |     | W = Writable bit | t               | U = Unimplemen       | nted bit, rea | ad as '0'          |       |  |  |
| -n = Value at POF                                                | २   | '1' = Bit is set |                 | '0' = Bit is cleare  | d             | x = Bit is unknown | 1     |  |  |

| bit 15-8 | TERRCNT<7:0>: Transmit Error Count bits |
|----------|-----------------------------------------|
| bit 7-0  | RERRCNT<7:0>: Receive Error Count bits  |

#### REGISTER 21-9: CiCFG1: ECAN™ BAUD RATE CONFIGURATION REGISTER 1

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | _   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 |
|-------|-------|-------|-------|-------|--------|-------|-------|
| SJW   | <1:0> |       |       | BRP   | °<5:0> |       |       |
| bit 7 |       | •     |       |       |        |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-8 | Unimplemented: Read as '0'                                                                       |
|----------|--------------------------------------------------------------------------------------------------|
| bit 7-6  | SJW<1:0>: Synchronization Jump Width bits                                                        |
|          | 11 = Length is 4 x TQ<br>10 = Length is 3 x TQ<br>01 = Length is 2 x TQ<br>00 = Length is 1 x TQ |
| bit 5-0  | BRP<5:0>: Baud Rate Prescaler bits                                                               |
|          | 11 1111 = TQ = 2 x 64 x 1/FCAN                                                                   |
|          | •                                                                                                |
|          | •                                                                                                |
|          | •                                                                                                |
|          | 00 0010 = TQ = 2 x 3 x 1/FCAN<br>00 0001 = TQ = 2 x 2 x 1/FCAN<br>00 0000 = TQ = 2 x 1 x 1/FCAN  |

© 2009-2012 Microchip Technology Inc.

| U-0             | R/W-x                                                                            | U-0                               | U-0             | U-0              | R/W-x            | R/W-x             | R/W-x |  |  |  |
|-----------------|----------------------------------------------------------------------------------|-----------------------------------|-----------------|------------------|------------------|-------------------|-------|--|--|--|
| _               | WAKFIL                                                                           | _                                 | _               | _                |                  | SEG2PH<2:0>       |       |  |  |  |
| bit 15          |                                                                                  |                                   |                 |                  | •                |                   | bit   |  |  |  |
|                 |                                                                                  |                                   |                 |                  |                  |                   |       |  |  |  |
| R/W-x           | R/W-x                                                                            | R/W-x                             | R/W-x           | R/W-x            | R/W-x            | R/W-x             | R/W-x |  |  |  |
| SEG2PHTS        | SAM                                                                              | S                                 | SEG1PH<2:0>     | >                |                  | PRSEG<2:0>        |       |  |  |  |
| bit 7           |                                                                                  |                                   |                 |                  |                  |                   | bit   |  |  |  |
| Legend:         |                                                                                  |                                   |                 |                  |                  |                   |       |  |  |  |
| R = Readable    | bit                                                                              | W = Writable I                    | oit             | U = Unimplei     | mented bit, read | d as '0'          |       |  |  |  |
| -n = Value at F |                                                                                  | '1' = Bit is set                  |                 | '0' = Bit is cle |                  | x = Bit is unkn   | own   |  |  |  |
|                 |                                                                                  |                                   |                 |                  |                  |                   |       |  |  |  |
| bit 15          | Unimplemer                                                                       | nted: Read as 'o                  | )'              |                  |                  |                   |       |  |  |  |
| bit 14          | WAKFIL: Sel                                                                      | lect CAN bus Li                   | ne Filter for W | /ake-up bit      |                  |                   |       |  |  |  |
|                 |                                                                                  | I bus line filter fo              |                 |                  |                  |                   |       |  |  |  |
|                 |                                                                                  | line filter is not                |                 | e-up             |                  |                   |       |  |  |  |
| bit 13-11       | -                                                                                | nted: Read as '0                  |                 |                  |                  |                   |       |  |  |  |
| bit 10-8        |                                                                                  | 0>: Phase Segn                    | nent 2 bits     |                  |                  |                   |       |  |  |  |
|                 | 111 = Length is 8 x TQ                                                           |                                   |                 |                  |                  |                   |       |  |  |  |
|                 | •                                                                                |                                   |                 |                  |                  |                   |       |  |  |  |
|                 | •                                                                                |                                   |                 |                  |                  |                   |       |  |  |  |
|                 | 000 = Length                                                                     | n is 1 x Tq                       |                 |                  |                  |                   |       |  |  |  |
| bit 7           | -                                                                                | Phase Segmen                      | t 2 Time Sele   | ct bit           |                  |                   |       |  |  |  |
|                 | 1 = Freely pr                                                                    | ogrammable                        |                 |                  | g Time (IPT), wi | nichever is great | er    |  |  |  |
| bit 6           | SAM: Sample of the CAN bus Line bit                                              |                                   |                 |                  |                  |                   |       |  |  |  |
|                 |                                                                                  | s sampled three<br>s sampled once |                 |                  |                  |                   |       |  |  |  |
| bit 5-3         | SEG1PH<2:0                                                                       | 0>: Phase Segn                    | nent 1 bits     |                  |                  |                   |       |  |  |  |
|                 | 111 = Length is 8 x Tq                                                           |                                   |                 |                  |                  |                   |       |  |  |  |
|                 | •                                                                                |                                   |                 |                  |                  |                   |       |  |  |  |
|                 | •                                                                                |                                   |                 |                  |                  |                   |       |  |  |  |
|                 | •                                                                                |                                   |                 |                  |                  |                   |       |  |  |  |
|                 | 000 = Length is 1 x To<br><b>PRSEG&lt;2:0&gt;:</b> Propagation Time Segment bits |                                   |                 |                  |                  |                   |       |  |  |  |
| bit 2-0         |                                                                                  |                                   | lime Segmen     | t bits           |                  |                   |       |  |  |  |
|                 | 111 = Length                                                                     | ISOXIQ                            |                 |                  |                  |                   |       |  |  |  |
|                 | •                                                                                |                                   |                 |                  |                  |                   |       |  |  |  |
|                 | •                                                                                |                                   |                 |                  |                  |                   |       |  |  |  |
|                 | 000 = Length                                                                     | n is 1 x Tq                       |                 |                  |                  |                   |       |  |  |  |
|                 | 0.                                                                               |                                   |                 |                  |                  |                   |       |  |  |  |

| <b>REGISTER 2</b> <sup>4</sup> | I-11: CiFEN | 1: ECAN™ A | CCEPTANC | E FILTER E | NABLE REGI | STER   |        |
|--------------------------------|-------------|------------|----------|------------|------------|--------|--------|
| R/W-1                          | R/W-1       | R/W-1      | R/W-1    | R/W-1      | R/W-1      | R/W-1  | R/W-1  |
| FLTEN15                        | FLTEN14     | FLTEN13    | FLTEN12  | FLTEN11    | FLTEN10    | FLTEN9 | FLTEN8 |
| bit 15                         |             |            |          |            |            |        | bit 8  |
|                                |             |            |          |            |            |        |        |

| R/W-1  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| FLTEN7 | FLTEN6 | FLTEN5 | FLTEN4 | FLTEN3 | FLTEN2 | FLTEN1 | FLTEN0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           | C = Writeable bit, but only '0' can be written to clear the bit |                      |                    |  |  |  |
|-------------------|-----------------------------------------------------------------|----------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit U = Unimplemented bit, read as '0'             |                      |                    |  |  |  |
| -n = Value at POR | '1' = Bit is set                                                | '0' = Bit is cleared | x = Bit is unknown |  |  |  |

bit 15-0

FLTENn: Enable Filter n to Accept Messages bits

1 = Enable Filter n

0 = Disable Filter n

#### REGISTER 21-12: CiBUFPNT1: ECAN™ FILTER 0-3 BUFFER POINTER REGISTER

| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0     | R/W-0 | R/W-0 | R/W-0 |  |
|--------|-------|-------|-------|-----------|-------|-------|-------|--|
|        | F3BP< | <3:0> |       | F2BP<3:0> |       |       |       |  |
| bit 15 |       |       |       |           |       |       | bit 8 |  |
|        |       |       |       |           |       |       |       |  |

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
|       | F1BP< | <3:0> |       |       | F0BP  | <3:0> |       |
| bit 7 |       |       |       | •     |       |       | bit 0 |

| Legend:           | C = Writeable bit, but onl | C = Writeable bit, but only '0' can be written to clear the bit |                                    |  |  |  |  |
|-------------------|----------------------------|-----------------------------------------------------------------|------------------------------------|--|--|--|--|
| R = Readable bit  | W = Writable bit           | U = Unimplemented bit                                           | U = Unimplemented bit, read as '0' |  |  |  |  |
| -n = Value at POR | '1' = Bit is set           | '0' = Bit is cleared                                            | x = Bit is unknown                 |  |  |  |  |

| bit 15-12 | <b>F3BP&lt;3:0&gt;:</b> RX Buffer Mask for Filter 3 bits<br>1111 = Filter hits received in RX FIFO buffer<br>1110 = Filter hits received in RX Buffer 14 |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | •                                                                                                                                                        |
|           | •                                                                                                                                                        |
|           | •                                                                                                                                                        |
|           | 0001 = Filter hits received in RX Buffer 1<br>0000 = Filter hits received in RX Buffer 0                                                                 |
| bit 11-8  | F2BP<3:0>: RX Buffer Mask for Filter 2 bits (same values as bit 15-12)                                                                                   |
| bit 7-4   | F1BP<3:0>: RX Buffer Mask for Filter 1 bits (same values as bit 15-12)                                                                                   |
| bit 3-0   | F0BP<3:0>: RX Buffer Mask for Filter 0 bits (same values as bit 15-12)                                                                                   |

| bit 15<br>R/W-0        | F7BP                   |                                                        |                        | R/W-0             | R/W-0                 | R/W-0           | R/W-0       |
|------------------------|------------------------|--------------------------------------------------------|------------------------|-------------------|-----------------------|-----------------|-------------|
| R/W-0                  |                        | <3:0>                                                  |                        |                   | F6BI                  | ><3:0>          |             |
|                        |                        |                                                        |                        |                   |                       |                 | bi          |
|                        | R/W-0                  | R/W-0                                                  | R/W-0                  | R/W-0             | R/W-0                 | R/W-0           | R/W-0       |
|                        | F5BP                   | <3:0>                                                  |                        |                   | F4BI                  | ><3:0>          |             |
| pit 7                  |                        |                                                        |                        |                   |                       |                 | bi          |
| _egend:                |                        | C = Writeable                                          | bit, but only          | '0' can be writte | n to clear the        | bit             |             |
| R = Readable bi        | t                      | W = Writable                                           | bit                    | U = Unimplen      | nented bit, rea       | d as '0'        |             |
| n = Value at PO        | R                      | '1' = Bit is set                                       |                        | '0' = Bit is clea | ared                  | x = Bit is unkr | nown        |
| 1                      | L111 = Filter          | RX Buffer Mask<br>hits received in<br>hits received in | RX FIFO bu             | iffer             |                       |                 |             |
|                        |                        | hits received in<br>hits received in                   |                        |                   |                       |                 |             |
| oit 11-8 F             | -6BP<3:0>:             | RX Buffer Mask                                         | for Filter 6 b         | oits (same value  | s as bit 15-12)       | )               |             |
|                        |                        |                                                        |                        | bits (same value  |                       |                 |             |
|                        |                        |                                                        |                        | bits (same value  |                       |                 |             |
|                        | 407 \3.02.             | IX Duiler Mash                                         |                        |                   | 5 d5 bit 15-12)       | ,               |             |
| REGISTER 21-           | 14: CiBUI              | PNT3: ECAN                                             | I™ FILTER              | 8-11 BUFFER       |                       | REGISTER        |             |
|                        |                        | R/W-0                                                  |                        | R/W-0             | R/W-0                 | R/W-0           | R/W-0       |
| R/W-0                  | R/W-0                  | 10/00-0                                                | R/W-0                  | 1000 0            | 10000                 |                 |             |
| R/W-0                  | F11BF                  | -                                                      | R/W-0                  |                   |                       | P<3:0>          |             |
| R/W-0<br>bit 15        |                        | -                                                      | R/W-0                  |                   |                       | P<3:0>          | bi          |
|                        |                        | -                                                      | R/W-0                  | R/W-0             |                       | P<3:0>          |             |
| pit 15                 | F11BF                  | P<3:0>                                                 |                        |                   | F10B<br>R/W-0         |                 | bi          |
| vit 15                 | F11BF                  | P<3:0><br>R/W-0                                        |                        |                   | F10B<br>R/W-0         | R/W-0           | bi          |
| it 15<br>R/W-0<br>it 7 | F11BF                  | R/W-0                                                  | R/W-0                  |                   | F10B<br>R/W-0<br>F8BF | R/W-0<br>><3:0> | bi<br>R/W-0 |
| nit 15<br>R/W-0        | F11BF<br>R/W-0<br>F9BP | R/W-0                                                  | R/W-0<br>bit, but only | R/W-0             | F10B<br>R/W-0<br>F8BF | R/W-0<br>><3:0> | bi<br>R/W-0 |

| R/W-0            | REGIOTER 21-10. OBOIT MT4. EGAN |                  |               |                                    |                |                 |       |  |  |  |
|------------------|---------------------------------|------------------|---------------|------------------------------------|----------------|-----------------|-------|--|--|--|
|                  | R/W-0                           | R/W-0            | R/W-0         | R/W-0                              | R/W-0          | R/W-0           | R/W-0 |  |  |  |
| F15BP<3:0>       |                                 |                  |               | F14BP<3:0>                         |                |                 |       |  |  |  |
| bit 15           |                                 |                  |               |                                    |                |                 | bit 8 |  |  |  |
| R/W-0            | R/W-0                           | R/W-0            | R/W-0         | R/W-0                              | R/W-0          | R/W-0           | R/W-0 |  |  |  |
| F13BP<3:0>       |                                 |                  |               |                                    | F12E           | 3P<3:0>         |       |  |  |  |
| bit 7            |                                 |                  |               |                                    |                |                 | bit 0 |  |  |  |
|                  |                                 |                  |               |                                    |                |                 |       |  |  |  |
| Legend:          |                                 | C = Writeable    | bit, but only | '0' can be writte                  | n to clear the | bit             |       |  |  |  |
| R = Readable bi  | it                              | W = Writable I   | oit           | U = Unimplemented bit, read as '0' |                |                 |       |  |  |  |
| -n = Value at PC | )R                              | '1' = Bit is set |               | '0' = Bit is clea                  | ared           | x = Bit is unkr | nown  |  |  |  |

F14BP<3:0>: RX Buffer Mask for Filter 14 bits (same values as bit 15-12)

F13BP<3:0>: RX Buffer Mask for Filter 13 bits (same values as bit 15-12)

F12BP<3:0>: RX Buffer Mask for Filter 12 bits (same values as bit 15-12)

#### REGISTER 21-15: CiBUFPNT4: ECAN™ FILTER 12-15 BUFFER POINTER REGISTER

0001 = Filter hits received in RX Buffer 1 0000 = Filter hits received in RX Buffer 0

bit 11-8 bit 7-4

bit 3-0

|               | 21-16: CiRXF<br>n (n =         |                   |                |                                         |                   |       |       |  |
|---------------|--------------------------------|-------------------|----------------|-----------------------------------------|-------------------|-------|-------|--|
| R/W-x         | R/W-x                          | R/W-x             | R/W-x          | R/W-x                                   | R/W-x             | R/W-x | R/W-x |  |
| SID10         | SID9                           | SID8              | SID7           | SID6                                    | SID5              | SID4  | SID3  |  |
| bit 15        |                                |                   |                |                                         |                   |       | bit 8 |  |
| R/W-x         | R/W-x                          | R/W-x             | U-0            | R/W-x                                   | U-0               | R/W-x | R/W-x |  |
| SID2          | SID1                           | SID0              | _              | EXIDE                                   | _                 | EID17 | EID16 |  |
| bit 7         |                                |                   |                |                                         |                   |       | bit ( |  |
| Legend:       |                                | C = Writeable     | bit, but only  | 0' can be writte                        | en to clear the b | it    |       |  |
| R = Readabl   | le bit                         | W = Writable      | bit            | U = Unimplemented bit, read as '0'      |                   |       |       |  |
| -n = Value at | t POR                          | '1' = Bit is set  |                | '0' = Bit is cleared x = Bit is unknown |                   |       |       |  |
|               |                                |                   |                |                                         |                   |       |       |  |
| bit 15-5      | SID<10:0>: S                   | tandard Identif   | er bits        |                                         |                   |       |       |  |
|               |                                |                   |                | ' to match filter<br>' to match filter  |                   |       |       |  |
| bit 4         | Unimplemen                     | ted: Read as '    | )'             |                                         |                   |       |       |  |
| bit 3         | EXIDE: Exter                   | nded Identifier E | Enable bit     |                                         |                   |       |       |  |
|               | <u>If MIDE = 1 th</u>          | nen:              |                |                                         |                   |       |       |  |
|               |                                |                   |                | dentifier addres                        |                   |       |       |  |
|               |                                |                   | th standard id | dentifier addres                        | ses               |       |       |  |
|               | If MIDE = 0 th<br>Ignore EXIDI |                   |                |                                         |                   |       |       |  |
| bit 2         | Unimplemen                     | ted: Read as '    | )'             |                                         |                   |       |       |  |
| bit 1-0       | EID<17:16>:                    | Extended Iden     | tifier bits    |                                         |                   |       |       |  |
|               |                                | address bit EI    | No manatha (1  |                                         |                   |       |       |  |

0 = Message address bit EIDx must be '1' to match filter

# REGISTER 21-17: CIRXFnEID: ECAN™ ACCEPTANCE FILTER EXTENDED IDENTIFIER REGISTER n (n = 0-15)

| R/W-x  | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x |
|--------|-------|-------|-------|-------|-------|-------|-------|
| EID15  | EID14 | EID13 | EID12 | EID11 | EID10 | EID9  | EID8  |
| bit 15 |       |       |       |       |       |       | bit 8 |

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EID7  | EID6  | EID5  | EID4  | EID3  | EID2  | EID1  | EID0  |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           | C = Writeable bit, but only '0' can be written to clear the bit |                                    |                    |  |  |  |
|-------------------|-----------------------------------------------------------------|------------------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit                                                | U = Unimplemented bit, read as '0' |                    |  |  |  |
| -n = Value at POR | '1' = Bit is set                                                | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |

bit 15-0 EID<15:0>: Extended Identifier bits

1 = Message address bit EIDx must be '1' to match filter

0 = Message address bit EIDx must be '0' to match filter

#### REGISTER 21-18: CiFMSKSEL1: ECAN™ FILTER 7-0 MASK SELECTION REGISTER

| R/W-0  | R/W-0                 | R/W-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0      | R/W-0 |
|--------|-----------------------|-------|-------|------------|-------|------------|-------|
| F7MSł  | F7MSK<1:0> F6MSK<1:0> |       | F5MS  | F5MSK<1:0> |       | F4MSK<1:0> |       |
| bit 15 |                       |       |       |            |       |            | bit 8 |

| R/W-0 | R/W-0  | R/W-0      | R/W-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0  |
|-------|--------|------------|-------|-------|------------|-------|--------|
| F3MSk | <<1:0> | F2MSK<1:0> |       | F1MS  | F1MSK<1:0> |       | <<1:0> |
| bit 7 |        |            |       |       |            |       | bit 0  |

| Legend:           | C = Writeable bit, but | C = Writeable bit, but only '0' can be written to clear the bit |                                    |  |  |  |  |
|-------------------|------------------------|-----------------------------------------------------------------|------------------------------------|--|--|--|--|
| R = Readable bit  | W = Writable bit       | U = Unimplemented bit                                           | U = Unimplemented bit, read as '0' |  |  |  |  |
| -n = Value at POR | '1' = Bit is set       | '0' = Bit is cleared                                            | x = Bit is unknown                 |  |  |  |  |

| bit 15-14 | F7MSK<1:0>: Mask Source for Filter 7 bits<br>11 = Reserved<br>10 = Acceptance Mask 2 registers contain mask<br>01 = Acceptance Mask 1 registers contain mask<br>00 = Acceptance Mask 0 registers contain mask |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13-12 | F6MSK<1:0>: Mask Source for Filter 6 bits (same values as bit 15-14)                                                                                                                                          |
| bit 11-10 | F5MSK<1:0>: Mask Source for Filter 5 bits (same values as bit 15-14)                                                                                                                                          |
| bit 9-8   | F4MSK<1:0>: Mask Source for Filter 4 bits (same values as bit 15-14)                                                                                                                                          |
| bit 7-6   | F3MSK<1:0>: Mask Source for Filter 3 bits (same values as bit 15-14)                                                                                                                                          |
| bit 5-4   | F2MSK<1:0>: Mask Source for Filter 2 bits (same values as bit 15-14)                                                                                                                                          |
| bit 3-2   | F1MSK<1:0>: Mask Source for Filter 1 bits (same values as bit 15-14)                                                                                                                                          |
| bit 1-0   | F0MSK<1:0>: Mask Source for Filter 0 bits (same values as bit 15-14)                                                                                                                                          |

© 2009-2012 Microchip Technology Inc.

|                    | -      |                  |                                                        |                                       | -          |       |            |  |
|--------------------|--------|------------------|--------------------------------------------------------|---------------------------------------|------------|-------|------------|--|
| R/W-0              | R/W-0  | R/W-0            | R/W-0                                                  | R/W-0                                 | R/W-0      | R/W-0 | R/W-0      |  |
| F15MSK<1:0>        |        | F14MSK<1:0>      |                                                        | F13MSK<1:0>                           |            | F12MS | K<1:0>     |  |
| bit 15             |        |                  |                                                        |                                       |            |       | bit 8      |  |
| R/W-0              | R/W-0  | R/W-0            | R/W-0                                                  | R/W-0                                 | R/W-0      | R/W-0 | R/W-0      |  |
| F11MS              | K<1:0> | F10MS            | F10MSK<1:0>                                            |                                       | F9MSK<1:0> |       | F8MSK<1:0> |  |
| bit 7              |        |                  |                                                        | ·                                     |            | ·     | bit 0      |  |
|                    |        |                  |                                                        |                                       |            |       |            |  |
| Legend: C = Write  |        | C = Writeable    | able bit, but only '0' can be written to clear the bit |                                       |            |       |            |  |
| R = Readable bit V |        | W = Writable     | bit                                                    | U = Unimplemented bit, read as '0'    |            |       |            |  |
| -n = Value at POR  |        | '1' = Bit is set |                                                        | '0' = Bit is cleared x = Bit is unkno |            |       | nown       |  |
|                    |        |                  |                                                        |                                       |            |       |            |  |

#### REGISTER 21-19: CIFMSKSEL2: ECAN™ FILTER 15-8 MASK SELECTION REGISTER

| bit 15-14 | F15MSK<1:0>: Mask Source for Filter 15 bits<br>11 = Reserved<br>10 = Acceptance Mask 2 registers contain mask<br>01 = Acceptance Mask 1 registers contain mask<br>00 = Acceptance Mask 0 registers contain mask |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13-12 | F14MSK<1:0>: Mask Source for Filter 14 bits (same values as bit 15-14)                                                                                                                                          |
| bit 11-10 | F13MSK<1:0>: Mask Source for Filter 13 bits (same values as bit 15-14)                                                                                                                                          |
| bit 9-8   | F12MSK<1:0>: Mask Source for Filter 12 bits (same values as bit 15-14)                                                                                                                                          |
| bit 7-6   | F11MSK<1:0>: Mask Source for Filter 11 bits (same values as bit 15-14)                                                                                                                                          |
| bit 5-4   | F10MSK<1:0>: Mask Source for Filter 10 bits (same values as bit 15-14)                                                                                                                                          |
| bit 3-2   | F9MSK<1:0>: Mask Source for Filter 9 bits (same values as bit 15-14)                                                                                                                                            |
| bit 1-0   | F8MSK<1:0>: Mask Source for Filter 8 bits (same values as bit 15-14)                                                                                                                                            |

# REGISTER 21-20: CIRXMnSID: ECAN™ ACCEPTANCE FILTER MASK STANDARD IDENTIFIER REGISTER n (n = 0-2)

| R/W-x  | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x |
|--------|-------|-------|-------|-------|-------|-------|-------|
| SID10  | SID9  | SID8  | SID7  | SID6  | SID5  | SID4  | SID3  |
| bit 15 |       |       |       |       |       |       | bit 8 |

| R/W-x | R/W-x | R/W-x | U-0 | R/W-x | U-0 | R/W-x | R/W-x |
|-------|-------|-------|-----|-------|-----|-------|-------|
| SID2  | SID1  | SID0  | —   | MIDE  | —   | EID17 | EID16 |
| bit 7 |       |       |     |       |     |       | bit 0 |

| Legend:           | C = Writeable bit, but only '0' can be written to clear the bit |                       |                    |  |  |
|-------------------|-----------------------------------------------------------------|-----------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit                                                | U = Unimplemented bit | t, read as '0'     |  |  |
| -n = Value at POR | '1' = Bit is set                                                | '0' = Bit is cleared  | x = Bit is unknown |  |  |

| bit 15-5 | SID<10:0>: Standard Identifier bits                                                                                                                                                                                                                                                                |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 1 = Include bit SIDx in filter comparison                                                                                                                                                                                                                                                          |
|          | 0 = Bit SIDx is don't care in filter comparison                                                                                                                                                                                                                                                    |
| bit 4    | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                         |
| bit 3    | MIDE: Identifier Receive Mode bit                                                                                                                                                                                                                                                                  |
|          | <ul> <li>1 = Match only message types (standard or extended address) that correspond to EXIDE bit in filter</li> <li>0 = Match either standard or extended address message if filters match</li> <li>(i.e., if (Filter SID) = (Message SID) or if (Filter SID/EID) = (Message SID/EID))</li> </ul> |
| bit 2    | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                         |
| bit 1-0  | EID<17:16>: Extended Identifier bits                                                                                                                                                                                                                                                               |
|          | 1 = Include bit EIDx in filter comparison                                                                                                                                                                                                                                                          |
|          | 0 = Bit EIDx is don't care in filter comparison                                                                                                                                                                                                                                                    |

# REGISTER 21-21: CIRXMnEID: ECAN™ ACCEPTANCE FILTER MASK EXTENDED IDENTIFIER REGISTER n (n = 0-2)

|        |       |       | -,    |       |       |       |       |
|--------|-------|-------|-------|-------|-------|-------|-------|
| R/W-x  | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x |
| EID15  | EID14 | EID13 | EID12 | EID11 | EID10 | EID9  | EID8  |
| bit 15 |       |       |       |       |       |       | bit 8 |
|        |       |       |       |       |       |       |       |
| R/W-x  | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x |
| EID7   | EID6  | EID5  | EID4  | EID3  | EID2  | EID1  | EID0  |

| Legend:           | C = Writeable bit, but only '0' can be written to clear the bit |                            |                    |  |  |  |
|-------------------|-----------------------------------------------------------------|----------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit                                                | U = Unimplemented bit, rea | d as '0'           |  |  |  |
| -n = Value at POR | '1' = Bit is set                                                | '0' = Bit is cleared       | x = Bit is unknown |  |  |  |

bit 15-0

EID<15:0>: Extended Identifier bits

1 = Include bit EIDx in filter comparison

0 = Bit EIDx is don't care in filter comparison

bit 0

| R/C-0         R/C-0 <th< th=""><th></th></th<> |            |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0 R/C-0    |  |  |  |  |  |
| bit 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | IL9 RXFUL8 |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | bit 8      |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            |  |  |  |  |  |
| R/C-0 R/C-0 R/C-0 R/C-0 R/C-0 R/C-0 R/C-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0 R/C-0    |  |  |  |  |  |
| RXFUL7 RXFUL6 RXFUL5 RXFUL4 RXFUL3 RXFUL2 RXFU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | IL1 RXFUL0 |  |  |  |  |  |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | bit 0      |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            |  |  |  |  |  |
| Legend: C = Writeable bit, but only '0' can be written to clear the bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |  |  |  |  |  |

#### REGISTER 21-22: CIRXFUL1: ECAN™ RECEIVE BUFFER FULL REGISTER 1

| Legend:           | C = Writeable bit, but only '0' can be written to clear the bit |                            |                    |  |  |
|-------------------|-----------------------------------------------------------------|----------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit                                                | U = Unimplemented bit, rea | d as '0'           |  |  |
| -n = Value at POR | '1' = Bit is set                                                | '0' = Bit is cleared       | x = Bit is unknown |  |  |

bit 15-0 **RXFUL<15:0>:** Receive Buffer n Full bits

1 = Buffer is full (set by module)

0 = Buffer is empty

#### REGISTER 21-23: CIRXFUL2: ECAN™ RECEIVE BUFFER FULL REGISTER 2

| R/C-0   |
|---------|---------|---------|---------|---------|---------|---------|---------|
| RXFUL31 | RXFUL30 | RXFUL29 | RXFUL28 | RXFUL27 | RXFUL26 | RXFUL25 | RXFUL24 |
| bit 15  |         |         |         |         |         |         | bit 8   |

| R/C-0   |
|---------|---------|---------|---------|---------|---------|---------|---------|
| RXFUL23 | RXFUL22 | RXFUL21 | RXFUL20 | RXFUL19 | RXFUL18 | RXFUL17 | RXFUL16 |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:           | C = Writeable bit, but only | C = Writeable bit, but only '0' can be written to clear the bit |                    |  |  |  |
|-------------------|-----------------------------|-----------------------------------------------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit            | W = Writable bit U = Unimplemented bit, read as '0'             |                    |  |  |  |
| -n = Value at POR | '1' = Bit is set            | '0' = Bit is cleared                                            | x = Bit is unknown |  |  |  |

bit 15-0 **RXFUL<31:16>:** Receive Buffer n Full bits

1 = Buffer is full (set by module)

0 = Buffer is empty

| REGISTER 21-24: CIRXOVF1: ECAN | ™ RECEIVE BUFFER OVERFLOW REGISTER 1 |
|--------------------------------|--------------------------------------|
|--------------------------------|--------------------------------------|

| R/C-0   | R/C-0   | R/C-0   | R/C-0   | R/C-0   | R/C-0   | R/C-0  | R/C-0  |
|---------|---------|---------|---------|---------|---------|--------|--------|
| RXOVF15 | RXOVF14 | RXOVF13 | RXOVF12 | RXOVF11 | RXOVF10 | RXOVF9 | RXOVF8 |
| bit 15  |         |         |         |         |         |        | bit 8  |

| R/C-0  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| RXOVF7 | RXOVF6 | RXOVF5 | RXOVF4 | RXOVF3 | RXOVF2 | RXOVF1 | RXOVF0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           | C = Writeable bit, but only ' | C = Writeable bit, but only '0' can be written to clear the bit |                    |  |  |  |  |
|-------------------|-------------------------------|-----------------------------------------------------------------|--------------------|--|--|--|--|
| R = Readable bit  | W = Writable bit              | U = Unimplemented bit, read                                     | d as '0'           |  |  |  |  |
| -n = Value at POR | '1' = Bit is set              | '0' = Bit is cleared                                            | x = Bit is unknown |  |  |  |  |

bit 15-0

RXOVF<15:0>: Receive Buffer n Overflow bits

1 = Module attempted to write to a full buffer (set by module)

0 = No overflow condition

#### **REGISTER 21-25:** CIRXOVF2: ECAN™ RECEIVE BUFFER OVERFLOW REGISTER 2

| R/C-0   |
|---------|---------|---------|---------|---------|---------|---------|---------|
| RXOVF31 | RXOVF30 | RXOVF29 | RXOVF28 | RXOVF27 | RXOVF26 | RXOVF25 | RXOVF24 |
| bit 15  |         |         |         |         |         |         | bit 8   |

| R/C-0   |
|---------|---------|---------|---------|---------|---------|---------|---------|
| RXOVF23 | RXOVF22 | RXOVF21 | RXOVF20 | RXOVF19 | RXOVF18 | RXOVF17 | RXOVF16 |
| bit 7   |         |         | •       |         |         |         | bit 0   |

| Legend:           | C = Writeable bit, but of | C = Writeable bit, but only '0' can be written to clear the bit |                    |  |  |  |
|-------------------|---------------------------|-----------------------------------------------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit          | W = Writable bit U = Unimplemented bit, read as '0'             |                    |  |  |  |
| -n = Value at POR | '1' = Bit is set          | '0' = Bit is cleared                                            | x = Bit is unknown |  |  |  |

bit 15-0 RXOVF<31:16>: Receive Buffer n Overflow bits

1 = Module attempted to write to a full buffer (set by module)

0 = No overflow condition

| R/W-0             | R-0                                             | R-0                                                                                | R-0                                   | R/W-0                                                       | R/W-0                      | R/W-0           | R/W-0        |
|-------------------|-------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------|----------------------------|-----------------|--------------|
| TXENn             | TXABTn                                          | TXLARBn                                                                            | TXERRn                                | TXREQn                                                      | RTRENn                     | TXnPF           | RI<1:0>      |
| bit 15            | 1                                               |                                                                                    | •                                     |                                                             |                            |                 | bit          |
| R/W-0             | R-0                                             | R-0                                                                                | R-0                                   | R/W-0                                                       | R/W-0                      | R/W-0           | R/W-0        |
| TXENm             | TXABTm <sup>(1)</sup>                           | TXLARBm <sup>(1)</sup>                                                             | TXERRm <sup>(1)</sup>                 | TXREQm                                                      | RTRENm                     | TXmPF           | RI<1:0>      |
| bit 7             |                                                 |                                                                                    |                                       |                                                             |                            |                 | bit          |
| Legend:           |                                                 | C = Writeable                                                                      | bit, but only '                       | 0' can be writte                                            | en to clear the bi         | t               |              |
| R = Readable      | e bit                                           | W = Writable                                                                       | bit                                   | U = Unimpler                                                | mented bit, read           | as '0'          |              |
| -n = Value at     | POR                                             | '1' = Bit is set                                                                   |                                       | '0' = Bit is cle                                            | ared                       | x = Bit is unkr | nown         |
| bit 15-8<br>bit 7 | <b>TXENm:</b> TX/F<br>1 = Buffer TR             | n for Bits 7-0, C<br>RX Buffer Sele<br>Bn is a transm<br>Bn is a receive           | ction bit<br>it buffer                | n                                                           |                            |                 |              |
| bit 6             | 1 = Message                                     | essage Aborted<br>was aborted<br>completed trai                                    |                                       | cessfully                                                   |                            |                 |              |
| bit 5             | 1 = Message                                     | lessage Lost A<br>lost arbitration<br>did not lose ar                              | while being se                        | ent                                                         |                            |                 |              |
| bit 4             | 1 = A bus erro                                  |                                                                                    | ile the messag                        | ssion bit <sup>(1)</sup><br>ge was being s<br>ssage was bei |                            |                 |              |
| bit 3             | 1 = Requests sent.                              | -                                                                                  | e be sent. The                        | e bit automatica<br>ts a message a                          | ally clears when<br>abort. | the message i   | s successful |
| bit 2             | 1 = When a re                                   |                                                                                    | is received, T                        | bit<br>XREQ will be s<br>XREQ will be t                     |                            |                 |              |
| bit 1-0           | 11 = Highest<br>10 = High inte<br>01 = Low inte | >: Message Tr<br>message prior<br>ermediate mes<br>rmediate mess<br>message priori | ity<br>sage priority<br>sage priority | iority bits                                                 |                            |                 |              |

**Note 1:** This bit is cleared when TXREQ is set.

Note: The buffers, SID, EID, DLC, Data Field and Receive Status registers are located in DMA RAM.

#### 21.4 ECAN Message Buffers

ECAN Message Buffers are part of DMA RAM Memory. They are not ECAN Special Function Registers. The user application must directly write into the DMA RAM area that is configured for ECAN Message Buffers. The location and size of the buffer area is defined by the user application.

#### BUFFER 21-1: ECAN<sup>™</sup> MESSAGE BUFFER WORD 0

| U-0    | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x |
|--------|-----|-----|-------|-------|-------|-------|-------|
| —      | —   | _   | SID10 | SID9  | SID8  | SID7  | SID6  |
| bit 15 |     |     |       |       |       |       | bit 8 |

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| SID5  | SID4  | SID3  | SID2  | SID1  | SID0  | SRR   | IDE   |
| bit 7 |       |       |       | •     |       |       | bit 0 |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 15-13 | Unimplemented: Read as '0'                                                                                               |
|-----------|--------------------------------------------------------------------------------------------------------------------------|
| bit 12-2  | SID<10:0>: Standard Identifier bits                                                                                      |
| bit 1     | SRR: Substitute Remote Request bit                                                                                       |
|           | <ol> <li>1 = Message will request remote transmission</li> <li>0 = Normal message</li> </ol>                             |
| bit 0     | IDE: Extended Identifier bit                                                                                             |
|           | <ul> <li>1 = Message will transmit extended identifier</li> <li>0 = Message will transmit standard identifier</li> </ul> |

#### BUFFER 21-2: ECAN™ MESSAGE BUFFER WORD 1

| U-0    | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x |
|--------|-----|-----|-----|-------|-------|-------|-------|
| _      |     | —   | —   | EID17 | EID16 | EID15 | EID14 |
| bit 15 |     |     |     | •     |       |       | bit 8 |

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EID13 | EID12 | EID11 | EID10 | EID9  | EID8  | EID7  | EID6  |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                        |                    |  |
|-------------------|------------------|------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |  |

bit 15-12 Unimplemented: Read as '0'

bit 11-0 EID<17:6>: Extended Identifier bits

© 2009-2012 Microchip Technology Inc.

| <b>BUFFER 21-3:</b> | ECAN        | ™ MESSAGE         | BUFFER \ | NORD 2           |                  |                 |       |
|---------------------|-------------|-------------------|----------|------------------|------------------|-----------------|-------|
| R/W-x               | R/W-x       | R/W-x             | R/W-x    | R/W-x            | R/W-x            | R/W-x           | R/W-x |
| EID5                | EID4        | EID3              | EID2     | EID1             | EID0             | RTR             | RB1   |
| bit 15              |             |                   |          |                  |                  |                 | bit 8 |
|                     |             |                   |          |                  |                  |                 |       |
| U-x                 | U-x         | U-x               | R/W-x    | R/W-x            | R/W-x            | R/W-x           | R/W-x |
| —                   | _           | —                 | RB0      | DLC3             | DLC2             | DLC1            | DLC0  |
| bit 7               |             |                   |          |                  |                  | ·               | bit 0 |
|                     |             |                   |          |                  |                  |                 |       |
| Legend:             |             |                   |          |                  |                  |                 |       |
| R = Readable bit    | t           | W = Writable I    | oit      | U = Unimpler     | nented bit, read | d as '0'        |       |
| -n = Value at PO    | R           | '1' = Bit is set  |          | '0' = Bit is cle | ared             | x = Bit is unkr | nown  |
|                     |             |                   |          |                  |                  |                 |       |
| bit 15-10 E         | EID<5:0>: E | xtended Identifie | er bits  |                  |                  |                 |       |

| bit 9   | <b>RTR:</b> Remote Transmission Request bit<br>1 = Message will request remote transmission<br>0 = Normal message |
|---------|-------------------------------------------------------------------------------------------------------------------|
| bit 8   | RB1: Reserved Bit 1                                                                                               |
|         | User must set this bit to '0' per CAN protocol.                                                                   |
| bit 7-5 | Unimplemented: Read as '0'                                                                                        |
| bit 4   | RB0: Reserved Bit 0                                                                                               |
|         | User must set this bit to '0' per CAN protocol.                                                                   |
| bit 3-0 | DLC<3:0>: Data Length Code bits                                                                                   |

#### BUFFER 21-4: ECAN™ MESSAGE BUFFER WORD 3

| R/W-x           | R/W-x | R/W-x            | R/W-x | R/W-x            | R/W-x           | R/W-x           | R/W-x |
|-----------------|-------|------------------|-------|------------------|-----------------|-----------------|-------|
|                 |       |                  | Ву    | /te 1            |                 |                 |       |
| bit 15          |       |                  |       |                  |                 |                 | bit 8 |
|                 |       |                  |       |                  |                 |                 |       |
| R/W-x           | R/W-x | R/W-x            | R/W-x | R/W-x            | R/W-x           | R/W-x           | R/W-x |
|                 |       |                  | Ву    | /te 0            |                 |                 |       |
| bit 7           |       |                  |       |                  |                 |                 | bit 0 |
| Legend:         |       |                  |       |                  |                 |                 |       |
| R = Readable b  | bit   | W = Writable     | bit   | U = Unimpler     | mented bit, rea | ıd as '0'       |       |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is cle | ared            | x = Bit is unki | nown  |

bit 15-8 Byte 1<15:8>: ECAN™ Message Byte 0

bit 7-0 Byte 0<7:0>: ECAN Message Byte 1

#### BUFFER 21-5: ECAN™ MESSAGE BUFFER WORD 4

| BOITEREFU        | 20/11 |                   |       |       |                 |       |       |
|------------------|-------|-------------------|-------|-------|-----------------|-------|-------|
| R/W-x            | R/W-x | R/W-x             | R/W-x | R/W-x | R/W-x           | R/W-x | R/W-x |
|                  |       |                   | By    | te 3  |                 |       |       |
| bit 15           |       |                   |       |       |                 |       | bit 8 |
| R/W-x            | R/W-x | R/W-x             | R/W-x | R/W-x | R/W-x           | R/W-x | R/W-x |
|                  |       |                   | Ву    | te 2  |                 |       |       |
| bit 7            |       |                   |       |       |                 |       | bit 0 |
| Legend:          |       |                   |       |       |                 |       |       |
| D - Doodahla hit |       | M = M/ritoblo bit |       |       | nonted hit read | 1 00' |       |

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
|-------------------|------------------|------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |
|                   |                  |                        |                    |

bit 15-8 Byte 3<15:8>: ECAN™ Message Byte 3

bit 7-0 Byte 2<7:0>: ECAN Message Byte 2

#### BUFFER 21-6: ECAN™ MESSAGE BUFFER WORD 5

| R/W-x  | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x |
|--------|-------|-------|-------|-------|-------|-------|-------|
|        |       |       | Byt   | ie 5  |       |       |       |
| bit 15 |       |       |       |       |       |       | bit 8 |
|        |       |       |       |       |       |       |       |
|        |       |       |       |       |       |       |       |

| R/W-x           | R/W-x | R/W-x            | R/W-x | R/W-x             | R/W-x            | R/W-x             | R/W-x |
|-----------------|-------|------------------|-------|-------------------|------------------|-------------------|-------|
|                 |       |                  | Ву    | rte 4             |                  |                   |       |
| bit 7           |       |                  |       |                   |                  |                   | bit 0 |
| Legend:         |       |                  |       |                   |                  |                   |       |
| R = Readable b  | bit   | W = Writable bi  | t     | U = Unimplen      | nented bit, read | d as '0'          |       |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is clea | ared             | x = Bit is unknov | vn    |

bit 15-8 Byte 5<15:8>: ECAN™ Message Byte 5

bit 7-0 Byte 4<7:0>: ECAN Message Byte 4

© 2009-2012 Microchip Technology Inc.

#### BUFFER 21-7: ECAN™ MESSAGE BUFFER WORD 6

| DOLLENT          | LUAN  | MECOACE          | DOLLER |                  |                 |                 |       |
|------------------|-------|------------------|--------|------------------|-----------------|-----------------|-------|
| R/W-x            | R/W-x | R/W-x            | R/W-x  | R/W-x            | R/W-x           | R/W-x           | R/W-x |
|                  |       |                  | B      | /te 7            |                 |                 |       |
| bit 15           |       |                  |        |                  |                 |                 | bit 8 |
|                  |       |                  |        |                  |                 |                 |       |
| R/W-x            | R/W-x | R/W-x            | R/W-x  | R/W-x            | R/W-x           | R/W-x           | R/W-x |
|                  |       |                  | B      | /te 6            |                 |                 |       |
| bit 7            |       |                  |        |                  |                 |                 | bit 0 |
| Legend:          |       |                  |        |                  |                 |                 |       |
| R = Readable bit |       | W = Writable I   | oit    | U = Unimpler     | nented bit, rea | ad as '0'       |       |
| -n = Value at PO | R     | '1' = Bit is set |        | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |

bit 15-8 Byte 7<15:8>: ECAN™ Message Byte 7

bit 7-0 Byte 6<7:0>: ECAN Message Byte 6

#### BUFFER 21-8: ECAN™ MESSAGE BUFFER WORD 7

| U-0    | U-0 | U-0 | R/W-x | R/W-x | R/W-x          | R/W-x | R/W-x |
|--------|-----|-----|-------|-------|----------------|-------|-------|
| —      | —   | —   |       |       | FILHIT<4:0>(1) |       |       |
| bit 15 |     |     |       |       |                |       | bit 8 |
|        |     |     |       |       |                |       |       |
| U-0    | U-0 | U-0 | U-0   | U-0   | U-0            | U-0   | U-0   |
| _      | —   | _   | —     | —     | —              |       | _     |
| bit 7  |     |     |       |       |                |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 **FILHIT<4:0>:** Filter Hit Code bits<sup>(1)</sup>

Encodes number of filter that resulted in writing this buffer.

bit 7-0 Unimplemented: Read as '0'

**Note 1:** Only written by module for receive buffers, unused for transmit buffers.

### 22.0 HIGH-SPEED 10-BIT ANALOG-TO-DIGITAL CONVERTER (ADC)

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 44. "High-Speed 10-Bit Analog-to-Digital Converter (ADC)" (DS70321) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices provide high-speed successive approximation Analog-to-Digital conversions to support applications such as AC/DC and DC/DC power converters.

#### 22.1 Features Overview

The ADC module incorporates the following features:

- 10-bit resolution
- Unipolar inputs
- Up to two Successive Approximation Registers (SARs)
- Up to 24 external input channels
- Two internal analog inputs
- · Dedicated result register for each analog input
- ±1 LSB accuracy at 3.3V
- Single supply operation
- 4 Msps conversion rate at 3.3V (devices with two SARs)
- 2 Msps conversion rate at 3.3V (devices with one SAR)
- Low-power CMOS technology

#### 22.2 Module Description

This ADC module is designed for applications that require low latency between the request for conversion and the resultant output data. Typical applications include:

- AC/DC power supplies
- DC/DC converters
- Power Factor Correction (PFC)

This ADC works with the high-speed PWM module in power control applications that require high-frequency control loops. This module can sample and convert two analog inputs in a 0.5 microsecond when two SARs are used. This small conversion delay reduces the "phase lag" between measurement and control system response.

Up to five inputs may be sampled at a time (four inputs from the dedicated sample and hold circuits and one from the shared sample and hold circuit). If multiple inputs request conversion, the ADC will convert them in a sequential manner, starting with the lowest order input.

This ADC design provides each pair of analog inputs (AN1,AN0), (AN3,AN2),..., the ability to specify its own trigger source out of a maximum of sixteen different trigger sources. This capability allows this ADC to sample and convert analog inputs that are associated with PWM generators operating on independent time bases.

The user application typically requires synchronization between analog data sampling and PWM output to the application circuit. The very high-speed operation of this ADC module allows "data on demand".

In addition, several hardware features have been added to the peripheral interface to improve real-time performance in a typical DSP-based application.

- · Result alignment options
- Automated sampling
- · External conversion start control
- Two internal inputs to monitor the INTREF and EXTREF input signals

A block diagram of the ADC module is shown in Figure 22-2.

#### 22.3 Module Functionality

The high-speed 10-bit ADC is designed to support power conversion applications when used with the High-Speed PWM module. The ADC may have one or two SAR modules, depending on the device variant. If two SARs are present on a device, two conversions can be processed at a time, yielding 4 Msps conversion rate. If only one SAR is present on a device, only one conversion can be processed at a time, yielding 2 Msps conversion rate. The high-speed 10-bit ADC produces two 10-bit conversion results in a 0.5 microsecond.

The ADC module supports up to 24 external analog inputs and two internal analog inputs. To monitor reference voltage, two internal inputs, AN24 and AN25, are connected to EXTREF and INTREF, respectively.

The analog reference voltage is defined as the device supply voltage (AVDD/AVSS).

The ADC module uses the following control and STATUS registers:

- ADCON: ADC Control Register
- ADSTAT: ADC Status Register
- ADBASE: ADC Base Register<sup>(1,2)</sup>
- ADPCFG: ADC Port Configuration Register
- ADPCFG2: ADC Port Configuration Register 2
- ADCPC0: Analog-to-Digital Convert Pair Control Register 0
- ADCPC1: Analog-to-Digital Convert Pair Control Register 1
- ADCPC2: Analog-to-Digital Convert Pair Control Register 2
- ADCPC3: Analog-to-Digital Convert Pair Control Register 3
- ADCPC4: Analog-to-Digital Convert Pair Control Register 4
- ADCPC5: Analog-to-Digital Convert Pair Control Register 5
- ADCPC6: Analog-to-Digital Convert Pair Control Register 6(2)

The ADCON register controls the operation of the ADC module. The ADSTAT register displays the status of the conversion processes. The ADPCFG registers configure the port pins as analog inputs or as digital I/O. The ADCPCx registers control the triggering of the ADC conversions. See Register 22-1 through Register 22-12 for detailed bit configurations.

**Note:** A unique feature of the ADC module is its ability to sample inputs in an asynchronous manner. Individual sample and hold circuits can be triggered independently of each other.

# FIGURE 22-1: ADC BLOCK DIAGRAM FOR dsPIC33FJ32GS406 AND dsPIC33FJ64GS406 DEVICES WITH ONE SAR



#### FIGURE 22-2: ADC BLOCK DIAGRAM FOR dsPIC33FJ32GS606 AND dsPIC33FJ64GS606 DEVICES WITH TWO SARS







**Preliminary** 

#### FIGURE 22-4: ADC BLOCK DIAGRAM FOR dsPIC33FJ32GS610 AND dsPIC33FJ64GS610 DEVICES WITH TWO SARS



| R/W-0              | U-0                                                               | R/W-0                                  | R/W-0                                                                                                                         | U-0                         | R/W-0                            | U-0                                   | R/W-0                     |  |  |  |
|--------------------|-------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------|---------------------------------------|---------------------------|--|--|--|
| ADON               | _                                                                 | ADSIDL                                 | SLOWCLK <sup>(1)</sup>                                                                                                        | _                           | GSWTRG                           | _                                     | FORM <sup>(1)</sup>       |  |  |  |
| bit 15             |                                                                   |                                        |                                                                                                                               |                             |                                  |                                       | bit 8                     |  |  |  |
| R/W-0              | R/W-0                                                             | R/W-0                                  | R/W-0                                                                                                                         | U-0                         | R/W-0                            | R/W-1                                 | R/W-1                     |  |  |  |
| EIE <sup>(1)</sup> | ORDER <sup>(1,2</sup>                                             | <sup>2)</sup> SEQSAMP <sup>(1,2)</sup> | ASYNCSAMP <sup>(1)</sup>                                                                                                      | _                           |                                  | ADCS<2:0> <sup>(1)</sup>              |                           |  |  |  |
| bit 7              |                                                                   |                                        |                                                                                                                               |                             |                                  |                                       | bit                       |  |  |  |
| Legend:            |                                                                   |                                        |                                                                                                                               |                             |                                  |                                       |                           |  |  |  |
| R = Readable       | e bit                                                             | W = Writable b                         | it                                                                                                                            | U = Unimp                   | emented bit, r                   | ead as '0'                            |                           |  |  |  |
| -n = Value at      | POR                                                               | '1' = Bit is set                       |                                                                                                                               | '0' = Bit is                | cleared                          | x = Bit is unl                        | known                     |  |  |  |
| bit 15             | ADON: AD                                                          | C Module Operati                       | ing Mode bit                                                                                                                  |                             |                                  |                                       |                           |  |  |  |
|                    |                                                                   | odule is operating                     | •                                                                                                                             |                             |                                  |                                       |                           |  |  |  |
|                    |                                                                   | odule is off                           |                                                                                                                               |                             |                                  |                                       |                           |  |  |  |
| bit 14             | Unimplem                                                          | ented: Read as 'o                      | )'                                                                                                                            |                             |                                  |                                       |                           |  |  |  |
| bit 13             | ADSIDL: S                                                         | Stop in Idle Mode b                    | bit                                                                                                                           |                             |                                  |                                       |                           |  |  |  |
|                    |                                                                   | tinue module oper<br>ue module operati | ation when device on in Idle mode                                                                                             | enters Idle                 | mode                             |                                       |                           |  |  |  |
| bit 12             | <b>SLOWCLK</b> : Enable The Slow Clock Divider bit <sup>(1)</sup> |                                        |                                                                                                                               |                             |                                  |                                       |                           |  |  |  |
|                    | 1 = ADC is clocked by the auxiliary PLL (ACLK)                    |                                        |                                                                                                                               |                             |                                  |                                       |                           |  |  |  |
|                    |                                                                   | s clock by the prim                    |                                                                                                                               |                             |                                  |                                       |                           |  |  |  |
| bit 11             | Unimplem                                                          | ented: Read as '0                      | )'                                                                                                                            |                             |                                  |                                       |                           |  |  |  |
| bit 10             | GSWTRG:                                                           | Global Software                        | Trigger bit                                                                                                                   |                             |                                  |                                       |                           |  |  |  |
|                    | ADCPCx re                                                         |                                        | er, it will trigger cor<br>nust be cleared by                                                                                 |                             |                                  |                                       |                           |  |  |  |
| bit 9              |                                                                   | ented: Read as '0                      | )'                                                                                                                            |                             |                                  |                                       |                           |  |  |  |
| bit 8              | FORM: Da                                                          | ta Output Format                       | bit <sup>(1)</sup>                                                                                                            |                             |                                  |                                       |                           |  |  |  |
|                    | 1 = Fractio                                                       | nal (Dout = dddd                       | 1 dddd dd00 000<br>0dd dddd dddd <b>)</b>                                                                                     | 00 <b>)</b>                 |                                  |                                       |                           |  |  |  |
| bit 7              | -                                                                 | Interrupt Enable b                     | -                                                                                                                             |                             |                                  |                                       |                           |  |  |  |
|                    | 1 = Interrup                                                      | ot is generated aft                    | er first conversion is                                                                                                        |                             |                                  |                                       |                           |  |  |  |
|                    |                                                                   | •                                      | er second conversio                                                                                                           | on is compl                 | eted                             |                                       |                           |  |  |  |
| bit 6              |                                                                   | conversion Order b                     |                                                                                                                               |                             |                                  |                                       |                           |  |  |  |
|                    |                                                                   |                                        | put is converted fire<br>nput is converted fire                                                                               |                             |                                  |                                       |                           |  |  |  |
| bit 5              | 1 = Shared<br>ORDE<br>0 = Shared                                  | R = 0. If ORDER<br>d S&H is sampled    | ple Enable bit <sup>(1,2)</sup><br>old (S&H) circuit is<br>= 1, then the share<br>at the same time the<br>existing conversion | d S&H is sa<br>le dedicated | ampled at the s<br>d S&H is samp | tart of the first<br>led if the share | conversion<br>ed S&H is n |  |  |  |
|                    | Junion                                                            |                                        |                                                                                                                               |                             |                                  |                                       |                           |  |  |  |

#### REGISTER 22-1: ADCON: ADC CONTROL REGISTER

**Note 1:** This control bit can only be changed while the ADC is disabled (ADON = 0).

2: This control bit is only active on devices that have one SAR.

#### REGISTER 22-1: ADCON: ADC CONTROL REGISTER (CONTINUED)

- bit 4 ASYNCSAMP: Asynchronous Dedicated S&H Sampling Enable bit<sup>(1)</sup>
  - 1 = The dedicated S&H is constantly sampling and then terminates sampling as soon as the trigger pulse is detected.
  - 0 = The dedicated S&H starts sampling when the trigger event is detected and completes the sampling process in two ADC clock cycles.
- bit 3 Unimplemented: Read as '0'
- bit 2-0 ADCS<2:0>: Analog-to-Digital Conversion Clock Divider Select bits<sup>(1)</sup>
  - 111 = FADC/8 110 = FADC/7 101 = FADC/6 100 = FADC/5 011 = FADC/4 (default) 010 = FADC/3 001 = FADC/2 000 = FADC/1
- Note 1: This control bit can only be changed while the ADC is disabled (ADON = 0).
  - 2: This control bit is only active on devices that have one SAR.

| U-0    | U-0 | U-0 | R/C-0, HS |
|--------|-----|-----|-----------|-----------|-----------|-----------|-----------|
| —      | —   | —   | P12RDY    | P11RDY    | P10RDY    | P9RDY     | P8RDY     |
| bit 15 |     |     |           |           |           |           | bit 8     |

| R/C-0, HS |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| P7RDY     | P6RDY     | P5RDY     | P4RDY     | P3RDY     | P2RDY     | P1RDY     | P0RDY     |
| bit 7     |           |           |           |           |           |           | bit 0     |

### Legend:

| Legend:                                |                                                |                            |                    |
|----------------------------------------|------------------------------------------------|----------------------------|--------------------|
| R = Readable bit                       | W = Writable bit                               | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR<br>C = Clearable bit | '1' = Bit is set<br>HS = Hardware Settable bit | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15-13 | Unimplemented: Read as '0'                                                                          |
|-----------|-----------------------------------------------------------------------------------------------------|
| bit 6     | P12RDY: Conversion Data for Pair 12 Ready bit                                                       |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
| bit 5     | P11RDY: Conversion Data for Pair 11 Ready bit                                                       |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
| bit 4     | P10RDY: Conversion Data for Pair 10 Ready bit                                                       |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
| bit 3     | P9RDY: Conversion Data for Pair 9 Ready bit                                                         |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
| bit 2     | P8RDY: Conversion Data for Pair 8 Ready bit                                                         |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
| bit 1     | P7RDY: Conversion Data for Pair 7 Ready bit                                                         |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
| bit 6     | P6RDY: Conversion Data for Pair 6 Ready bit                                                         |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
| bit 5     | P5RDY: Conversion Data for Pair 5 Ready bit                                                         |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
| bit 4     | P4RDY: Conversion Data for Pair 4 Ready bit                                                         |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
| bit 3     | P3RDY: Conversion Data for Pair 3 Ready bit                                                         |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
| bit 2     | P2RDY: Conversion Data for Pair 2 Ready bit                                                         |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
| bit 1     | P1RDY: Conversion Data for Pair 1 Ready bit                                                         |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
| bit 0     | PORDY: Conversion Data for Pair 0 Ready bit                                                         |
|           | Bit is set when data is ready in buffer, cleared when a '0' is written to this bit.                 |
|           |                                                                                                     |
| Note:     | Not all PxRDY bits are available on all devices. See Figure 22-1, Figure 22-2, Figure 22-3, and Fig |
|           |                                                                                                     |

ote: Not all PxRDY bits are available on all devices. See Figure 22-1, Figure 22-2, Figure 22-3, and Figure 22-4 for the available analog inputs.

| R/W-0                              | R/W-0 | R/W-0            | R/W-0        | R/W-0                                   | R/W-0    | R/W-0 | R/W-0 |
|------------------------------------|-------|------------------|--------------|-----------------------------------------|----------|-------|-------|
|                                    |       |                  | ADBA         | SE<15:8>                                |          |       |       |
| bit 15                             |       |                  |              |                                         |          |       | bit 8 |
|                                    |       |                  |              |                                         |          |       |       |
| R/W-0                              | R/W-0 | R/W-0            | R/W-0        | R/W-0                                   | R/W-0    | R/W-0 | U-0   |
|                                    |       | /                | ADBASE<7:    | >                                       |          |       | —     |
| bit 7                              |       |                  |              |                                         |          |       | bit 0 |
|                                    |       |                  |              |                                         |          |       |       |
| Legend:                            |       |                  |              |                                         |          |       |       |
| R = Readable bit W = Writable bit  |       | bit              | U = Unimplen | nented bit, rea                         | d as '0' |       |       |
| -n = Value at POR '1' = Bit is set |       | '1' = Bit is set |              | '0' = Bit is cleared x = Bit is unknown |          |       | nown  |

#### **REGISTER 22-3:** ADBASE: ADC BASE REGISTER<sup>(1,2)</sup>

 bit 15-1
 ADBASE<15:1>: This register contains the base address of the user's ADC Interrupt Service Routine jump table. This register, when read, contains the sum of the ADBASE register contents and the encoded value of the PxRDY Status bits.

 The encoder logic provides the bit number of the highest priority PxRDY bits where P0RDY is the highest priority, and P6RDY is the lowest priority.

 bit 0
 Unimplemented: Read as '0'

### **Note 1:** The encoding results are shifted left two bits so bits 1-0 of the result are always zero.

2: As an alternative to using the ADBASE Register, the ADCP0-ADCP12 ADC Pair Conversion Complete Interrupts can be used to invoke A to D conversion completion routines for individual ADC input pairs.

| R/W-0  | R/W-0           | R/W-0                        | R/W-0                                     | R/W-0                                                                                                         | R/W-0                                                                                        | R/W-0                                                                                                                                                    |
|--------|-----------------|------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCFG14 | PCFG13          | PCFG12                       | PCFG11                                    | PCFG10                                                                                                        | PCFG9                                                                                        | PCFG8                                                                                                                                                    |
|        |                 |                              |                                           |                                                                                                               |                                                                                              | bit 8                                                                                                                                                    |
|        |                 |                              |                                           |                                                                                                               |                                                                                              |                                                                                                                                                          |
| R/W-0  | R/W-0           | R/W-0                        | R/W-0                                     | R/W-0                                                                                                         | R/W-0                                                                                        | R/W-0                                                                                                                                                    |
| PCFG6  | PCFG5           | PCFG4                        | PCFG3                                     | PCFG2                                                                                                         | PCFG1                                                                                        | PCFG0                                                                                                                                                    |
|        |                 |                              |                                           | •                                                                                                             |                                                                                              | bit 0                                                                                                                                                    |
|        | PCFG14<br>R/W-0 | PCFG14 PCFG13<br>R/W-0 R/W-0 | PCFG14 PCFG13 PCFG12<br>R/W-0 R/W-0 R/W-0 | PCFG14         PCFG13         PCFG12         PCFG11           R/W-0         R/W-0         R/W-0         R/W-0 | PCFG14     PCFG13     PCFG12     PCFG11     PCFG10       R/W-0     R/W-0     R/W-0     R/W-0 | PCFG14         PCFG13         PCFG12         PCFG11         PCFG10         PCFG9           R/W-0         R/W-0         R/W-0         R/W-0         R/W-0 |

#### **REGISTER 22-4: ADPCFG: ADC PORT CONFIGURATION REGISTER**

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-0

bit 7-0

#### PCFG<15:0>: ADC Port Configuration Control bits

1 = Port pin in Digital mode, port read input enabled, analog-to-digital input multiplexer connected to AVss

0 = Port pin in Analog mode, port read input disabled, analog-to-digital samples pin voltage

**Note:** Not all PCFGx bits are available on all devices. See Figure 22-1, Figure 22-2, Figure 22-3, and Figure 22-4 for the available analog inputs (PCFGx = ANx, where x = 0-15).

#### REGISTER 22-5: ADPCFG2: ADC PORT CONFIGURATION REGISTER 2

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   |     | _   | —   | —   |     | —     |
| bit 15 | ·   |     |     |     |     |     | bit 8 |
|        |     |     |     |     |     |     |       |
|        |     |     |     |     |     |     |       |

| R/VV-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/VV-U |
|--------|--------|--------|--------|--------|--------|--------|--------|
| PCFG23 | PCFG22 | PCFG21 | PCFG20 | PCFG19 | PCFG18 | PCFG17 | PCFG16 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-8 Unimplemented: Read as '0'

PCFG<23:16>: ADC Port Configuration Control bits

- 1 = Port pin in Digital mode, port read input enabled, analog-to-digital input multiplexer connected to AVss
- 0 = Port pin in Analog mode, port read input disabled, analog-to-digital samples pin voltage

**Note:** Not all PCFGx bits are available on all devices. See Figure 22-1, Figure 22-2, Figure 22-3, and Figure 22-4 for the available analog inputs (PCFGx = ANx, where x can be 0 through 15).

#### REGISTER 22-6: ADCPC0: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 0

| R/W-0             | R/W-0                                                                                                       | R/W-0                                                                        | R/W-0                        | R/W-0                              | R/W-0           | R/W-0              | R/W-0    |
|-------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------|------------------------------------|-----------------|--------------------|----------|
| IRQEN1            | PEND1                                                                                                       | SWTRG1                                                                       |                              |                                    | TRGSRC1<4:0     | >                  |          |
| bit 15            |                                                                                                             |                                                                              |                              |                                    |                 |                    | bit 8    |
| DAALO             |                                                                                                             | DAMA                                                                         | D/// 0                       | DAMO                               | DAMA            |                    |          |
| R/W-0             | R/W-0                                                                                                       | R/W-0                                                                        | R/W-0                        | R/W-0                              | R/W-0           | R/W-0              | R/W-0    |
| IRQEN0            | PEND0                                                                                                       | SWTRG0                                                                       |                              |                                    | TRGSRC0<4:0     | >                  |          |
| bit 7             |                                                                                                             |                                                                              |                              |                                    |                 |                    | bit 0    |
| Lagandi           |                                                                                                             |                                                                              |                              |                                    |                 |                    |          |
| Legend:           |                                                                                                             |                                                                              |                              |                                    |                 |                    |          |
| R = Readable bit  |                                                                                                             | W = Writable bit                                                             |                              | U = Unimplemented bit, read as '0' |                 |                    |          |
| -n = Value at POR |                                                                                                             | '1' = Bit is set                                                             | '0' = Bit is cleared x       |                                    |                 | x = Bit is unknown |          |
| bit 15            | <b>IRQEN1:</b> Interrupt Request Enable 1<br>1 = Enable IRQ generation when rec<br>0 = IRQ is not generated |                                                                              |                              | ed conversion o                    | of channels AN  | 3 and AN2 is co    | ompleted |
| bit 14            | 1 = Conversio                                                                                               | ding Conversior<br>on of channels A<br>on is complete                        |                              |                                    | et when selecte | d trigger is asse  | erted    |
| bit 13            | SWTRG1: So<br>1 = Start conv<br>This bit is aut                                                             | oftware Trigger<br>version of AN3 a<br>omatically clear<br>on is not started | and AN2 (if s<br>ed by hardw |                                    | ,               |                    |          |

# REGISTER 22-6: ADCPC0: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 0 (CONTINUED)

| Selects trigger source for conversion of analog channels AN3 and AN2.<br>11111 = Timer2 period match<br>11101 = PVWM Generator 8 current-limit ADC trigger<br>11001 = PVWM Generator 5 current-limit ADC trigger<br>11010 = PVWM Generator 5 current-limit ADC trigger<br>11010 = PVWM Generator 5 current-limit ADC trigger<br>11001 = PVWM Generator 3 current-limit ADC trigger<br>11001 = PVWM Generator 2 current-limit ADC trigger<br>11001 = PVWM Generator 1 current-limit ADC trigger<br>10111 = PVWM Generator 2 current-limit ADC trigger<br>10110 = PVWM Generator 3 secondary trigger selected<br>10101 = PVWM Generator 7 secondary trigger selected<br>10101 = PVWM Generator 6 secondary trigger selected<br>10010 = PVWM Generator 7 secondary trigger selected<br>10000 = PVWM Generator 7 secondary trigger selected<br>10000 = PVWM Generator 7 secondary trigger selected<br>10000 = PVWM Generator 7 secondary trigger selected<br>10001 = PVWM Generator 2 secondary trigger selected<br>10000 = PVWM Generator 2 secondary trigger selected<br>10111 = PVWM Generator 2 secondary trigger selected<br>10111 = PVWM Generator 7 primary trigger selected<br>10100 = Timer1 period match<br>10101 = PVWM Generator 7 primary trigger selected<br>10101 = PVWM Generator 7 primary trigger selected<br>10102 = PVWM Generator 7 primary trigger selected<br>10103 = PVWM Generator 7 primary trigger selected<br>10104 = PVWM Generator 7 primary trigger selected<br>10105 = PVWM Generator 7 primary trigger selected<br>10106 = PVWM Generator 7 primary trigger selected<br>10107 = PVWM Generator 7 primary trigger selected<br>10108 = PVWM Generator 7 primary trigger selected<br>10109 = PVWM Generator 7 primary trigger selected<br>10109 = PVWM Generator 7 primary trigger select |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7 <b>IRQEN0:</b> Interrupt Request Enable 0 bit<br>1 = Enable IRQ generation when requested conversion of channels AN1 and AN0 is completed<br>0 = IRQ is not generated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| bit 6 <b>PEND0:</b> Pending Conversion Status 0 bit<br>1 = Conversion of channels AN1 and AN0 is pending; set when selected trigger is asserted<br>0 = Conversion is complete                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| bit 5 <b>SWTRG0:</b> Software Trigger 0 bit<br>1 = Start conversion of AN1 and AN0 (if selected by TRGSRC bits) <sup>(1)</sup><br>This bit is automatically cleared by hardware when the PEND0 bit is set.<br>0 = Conversion is not started.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

# REGISTER 22-6: ADCPC0: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 0 (CONTINUED)

| bit 4-0 | TRGSRC0<4:0>: Trigger 0 Source Selection bits                         |
|---------|-----------------------------------------------------------------------|
|         | Selects trigger source for conversion of analog channels AN1 and AN0. |
|         | 11111 = Timer2 period match                                           |
|         | 11110 = PWM Generator 8 current-limit ADC trigger                     |
|         | 11101 = PWM Generator 7 current-limit ADC trigger                     |
|         | 11100 = PWM Generator 6 current-limit ADC trigger                     |
|         | 11011 = PWM Generator 5 current-limit ADC trigger                     |
|         | 11010 = PWM Generator 4 current-limit ADC trigger                     |
|         | 11001 = PWM Generator 3 current-limit ADC trigger                     |
|         | 11000 = PWM Generator 2 current-limit ADC trigger                     |
|         | 10111 = PWM Generator 1 current-limit ADC trigger                     |
|         | 10110 = PWM Generator 9 secondary trigger selected                    |
|         | 10101 = PWM Generator 8 secondary trigger selected                    |
|         | 10100 = PWM Generator 7 secondary trigger selected                    |
|         | 10011 = PWM Generator 6 secondary trigger selected                    |
|         | 10010 = PWM Generator 5 secondary trigger selected                    |
|         | 10001 = PWM Generator 4 secondary trigger selected                    |
|         | 10000 = PWM Generator 3 secondary trigger selected                    |
|         | 01111 = PWM Generator 2 secondary trigger selected                    |
|         | 01110 = PWM Generator 1 secondary trigger selected                    |
|         | 01101 = PWM secondary special event trigger selected                  |
|         | 01100 = Timer1 period match                                           |
|         | 01011 = PWM Generator 8 primary trigger selected                      |
|         | 01010 = PWM Generator 7 primary trigger selected                      |
|         | 01001 = PWM Generator 6 primary trigger selected                      |
|         | 01000 = PWM Generator 5 primary trigger selected                      |
|         | 00111 = PWM Generator 4 primary trigger selected                      |
|         | 00110 = PWM Generator 3 primary trigger selected                      |
|         | 00101 = PWM Generator 2 primary trigger selected                      |
|         | 00100 = PWM Generator 1 primary trigger selected                      |
|         | 00011 = PWM Special Event Trigger selected                            |
|         | 00010 = Global software trigger selected                              |
|         | 00001 = Individual software trigger selected                          |
|         | 00000 = No conversion enabled                                         |
|         |                                                                       |

#### REGISTER 22-7: ADCPC1: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 1

| R/W-0             | R/W-0                                                                 | R/W-0                                                                                                       | R/W-0                          | R/W-0                            | R/W-0                | R/W-0  | R/W-0              |  |
|-------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------|----------------------|--------|--------------------|--|
| IRQEN3            | PEND3                                                                 | SWTRG3                                                                                                      |                                |                                  | TRGSRC3<4:0          | >      |                    |  |
| bit 15            |                                                                       |                                                                                                             |                                |                                  |                      |        | bit 8              |  |
| R/W-0             | R/W-0                                                                 | R/W-0                                                                                                       | R/W-0                          | R/W-0                            | R/W-0                | R/W-0  | R/W-0              |  |
| _                 | -                                                                     | -                                                                                                           | R/W-0                          | -                                |                      | -      | R/W-0              |  |
| IRQEN2            | PEND2                                                                 | SWTRG2                                                                                                      |                                |                                  | TRGSRC2<4:0          | >      | L:+ C              |  |
| bit 7             |                                                                       |                                                                                                             |                                |                                  |                      |        | bit 0              |  |
| Legend:           |                                                                       |                                                                                                             |                                |                                  |                      |        |                    |  |
| R = Readable bit  |                                                                       | W = Writable bit                                                                                            |                                | U = Unimplemented bit, read as ' |                      | as '0' | s 'O'              |  |
| -n = Value at POR |                                                                       | '1' = Bit is set                                                                                            | = Bit is set                   |                                  | '0' = Bit is cleared |        | x = Bit is unknown |  |
| bit 15<br>bit 14  | 1 = Enable IF<br>0 = IRQ is no<br><b>PEND3:</b> Pene<br>1 = Conversio | errupt Request E<br>RQ generation w<br>t generated<br>ding Conversior<br>on of channels /<br>on is complete | /hen requeston<br>Status 3 bit |                                  |                      |        | ·                  |  |
| bit 13            | SWTRG3: So<br>1 = Start conv<br>This bit is aut                       | offware Trigger 3<br>version of AN7 a<br>comatically clear<br>on is not started                             | and AN6 (if s<br>ed by hardw   |                                  |                      |        |                    |  |

**Note 1:** The trigger source must be set as a global software trigger prior to setting this bit to '1'. If other conversions are in progress, the conversion is performed when the conversion resources are available.

© 2009-2012 Microchip Technology Inc.

#### REGISTER 22-7: ADCPC1: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 1 (CONTINUED)

| bit 12-8 | TRGSRC3<4:0>: Trigger 3 Source Selection bits <sup>(1)</sup>                                               |
|----------|------------------------------------------------------------------------------------------------------------|
|          | Selects trigger source for conversion of analog channels AN7 and AN6.                                      |
|          | 11111 = Timer2 period match                                                                                |
|          | 11110 = PWM Generator 8 current-limit ADC trigger                                                          |
|          | 11101 = PWM Generator 7 current-limit ADC trigger                                                          |
|          | 11100 = PWM Generator 6 current-limit ADC trigger                                                          |
|          | 11011 = PWM Generator 5 current-limit ADC trigger                                                          |
|          | 11010 = PWM Generator 4 current-limit ADC trigger                                                          |
|          | 11001 = PWM Generator 3 current-limit ADC trigger                                                          |
|          | 11000 = PWM Generator 2 current-limit ADC trigger                                                          |
|          | 10111 = PWM Generator 1 current-limit ADC trigger                                                          |
|          | 10110 = PWM Generator 9 secondary trigger selected                                                         |
|          | 10101 = PWM Generator 8 secondary trigger selected                                                         |
|          | 10100 = PWM Generator 7 secondary trigger selected                                                         |
|          | 10011 = PWM Generator 6 secondary trigger selected                                                         |
|          | 10010 = PWM Generator 5 secondary trigger selected                                                         |
|          | 10001 = PWM Generator 4 secondary trigger selected                                                         |
|          | 10000 = PWM Generator 3 secondary trigger selected                                                         |
|          | 01111 = PWM Generator 2 secondary trigger selected                                                         |
|          | 01110 = PWM Generator 1 secondary trigger selected<br>01101 = PWM secondary special event trigger selected |
|          | 01100 = Timer1 period match                                                                                |
|          | 01011 = PWM Generator 8 primary trigger selected                                                           |
|          | 01010 = PWM Generator 7 primary trigger selected                                                           |
|          | 01001 = PWM Generator 6 primary trigger selected                                                           |
|          | 01000 = PWM Generator 5 primary trigger selected                                                           |
|          | 00111 = PWM Generator 4 primary trigger selected                                                           |
|          | 00110 = PWM Generator 3 primary trigger selected                                                           |
|          | 00101 = PWM Generator 2 primary trigger selected                                                           |
|          | 00100 = PWM Generator 1 primary trigger selected                                                           |
|          | 00011 = PWM Special Event Trigger selected                                                                 |
|          | 00010 = Global software trigger selected                                                                   |
|          | 00001 = Individual software trigger selected                                                               |
|          | 00000 = No conversion enabled                                                                              |
| bit 7    | IRQEN2: Interrupt Request Enable 2 bit                                                                     |
|          | 1 = Enable IRQ generation when requested conversion of channels AN5 and AN4 is completed                   |
|          | 0 = IRQ is not generated                                                                                   |
| bit 6    | PEND2: Pending Conversion Status 2 bit                                                                     |
|          | 1 = Conversion of channels AN5 and AN4 is pending; set when selected trigger is asserted.                  |
|          | 0 = Conversion is complete                                                                                 |
| bit 5    | SWTRG2: Software Trigger 2 bit                                                                             |
|          | 1 = Start conversion of AN5 and AN4 (if selected by TRGSRC bits) <sup>(1)</sup>                            |
|          | This bit is automatically cleared by hardware when the PEND2 bit is set.                                   |
|          | 0 = Conversion is not started                                                                              |
|          |                                                                                                            |

# REGISTER 22-7: ADCPC1: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 1 (CONTINUED)

| bit 4-0 | TRGSRC2<4:0>: Trigger 2 Source Selection bits                         |
|---------|-----------------------------------------------------------------------|
|         | Selects trigger source for conversion of analog channels AN5 and AN4. |
|         | 11111 = Timer2 period match                                           |
|         | 11110 = PWM Generator 8 current-limit ADC trigger                     |
|         | 11101 = PWM Generator 7 current-limit ADC trigger                     |
|         | 11100 = PWM Generator 6 current-limit ADC trigger                     |
|         | 11011 = PWM Generator 5 current-limit ADC trigger                     |
|         | 11010 = PWM Generator 4 current-limit ADC trigger                     |
|         | 11001 = PWM Generator 3 current-limit ADC trigger                     |
|         | 11000 = PWM Generator 2 current-limit ADC trigger                     |
|         | 10111 = PWM Generator 1 current-limit ADC trigger                     |
|         | 10110 = PWM Generator 9 secondary trigger selected                    |
|         | 10101 = PWM Generator 8 secondary trigger selected                    |
|         | 10100 = PWM Generator 7 secondary trigger selected                    |
|         | 10011 = PWM Generator 6 secondary trigger selected                    |
|         | 10010 = PWM Generator 5 secondary trigger selected                    |
|         | 10001 = PWM Generator 4 secondary trigger selected                    |
|         | 10000 = PWM Generator 3 secondary trigger selected                    |
|         | 01111 = PWM Generator 2 secondary trigger selected                    |
|         | 01110 = PWM Generator 1 secondary trigger selected                    |
|         | 01101 = PWM secondary special event trigger selected                  |
|         | 01100 = Timer1 period match                                           |
|         | 01011 = PWM Generator 8 primary trigger selected                      |
|         | 01010 = PWM Generator 7 primary trigger selected                      |
|         | 01001 = PWM Generator 6 primary trigger selected                      |
|         | 01000 = PWM Generator 5 primary trigger selected                      |
|         | 00111 = PWM Generator 4 primary trigger selected                      |
|         | 00110 = PWM Generator 3 primary trigger selected                      |
|         | 00101 = PWM Generator 2 primary trigger selected                      |
|         | 00100 = PWM Generator 1 primary trigger selected                      |
|         | 00011 = PWM Special Event Trigger selected                            |
|         | 00010 = Global software trigger selected                              |
|         | 00001 = Individual software trigger selected                          |
|         | 00000 = No conversion enabled                                         |
|         |                                                                       |

**Note 1:** The trigger source must be set as a global software trigger prior to setting this bit to '1'. If other conversions are in progress, the conversion is performed when the conversion resources are available.

© 2009-2012 Microchip Technology Inc.

#### REGISTER 22-8: ADCPC2: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 2

| R/W-0                       | R/W-0                                                                                                                                                                                                                                                                 | R/W-0            | R/W-0 | R/W-0                              | R/W-0          | R/W-0              | R/W-0     |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|------------------------------------|----------------|--------------------|-----------|--|
| IRQEN5                      | PEND5                                                                                                                                                                                                                                                                 | SWTRG5           |       | -                                  | TRGSRC5<4:0    | -                  |           |  |
| bit 15                      |                                                                                                                                                                                                                                                                       |                  |       |                                    |                |                    | bit 8     |  |
|                             |                                                                                                                                                                                                                                                                       |                  |       |                                    |                |                    |           |  |
| R/W-0                       | R/W-0                                                                                                                                                                                                                                                                 | R/W-0            | R/W-0 | R/W-0                              | R/W-0          | R/W-0              | R/W-0     |  |
| IRQEN4                      | PEND4                                                                                                                                                                                                                                                                 | SWTRG4           |       |                                    | TRGSRC4<4:0    | )>                 |           |  |
| bit 7                       |                                                                                                                                                                                                                                                                       |                  |       |                                    |                |                    | bit (     |  |
| Logondi                     |                                                                                                                                                                                                                                                                       |                  |       |                                    |                |                    |           |  |
| Legend:<br>R = Readable bit |                                                                                                                                                                                                                                                                       | W = Writable bit |       | U = Unimplemented bit, read as '0' |                |                    |           |  |
| -n = Value at POR           |                                                                                                                                                                                                                                                                       | '1' = Bit is set |       | '0' = Bit is cleared               |                | x = Bit is unknown |           |  |
| bit 15                      | it 15 IRQEN5: Interrupt Request Enable 5 bi<br>1 = Enable IRQ generation when reque<br>0 = IRQ is not generated                                                                                                                                                       |                  |       | ed conversion o                    | of channels AN | 11 and AN10 is     | completed |  |
| bit 14                      | <b>PEND5:</b> Pending Conversion Status 5 bit<br>1 = Conversion of channels AN11 and AN10 is pending; set when selected trigger is asse<br>0 = Conversion is complete                                                                                                 |                  |       |                                    | serted         |                    |           |  |
| bit 13                      | <ul> <li>SWTRG5: Software Trigger 5 bit</li> <li>1 = Start conversion of AN11 and AN10 (if selected in TRGSRC bits)<sup>(1)</sup></li> <li>This bit is automatically cleared by hardware when the PEND5 bit is set.</li> <li>0 = Conversion is not started</li> </ul> |                  |       |                                    |                |                    |           |  |

# REGISTER 22-8: ADCPC2: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 2 (CONTINUED)

| bit 12-8 | <b>TRGSRC5&lt;4:0&gt;:</b> Trigger 5 Source Selection bits<br>Selects trigger source for conversion of analog channels AN11 and AN10.            |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 11111 = Timer2 period match                                                                                                                      |
|          | 11110 = PWM Generator 8 current-limit ADC trigger                                                                                                |
|          | 11101 = PWM Generator 7 current-limit ADC trigger                                                                                                |
|          | 11100 = PWM Generator 6 current-limit ADC trigger                                                                                                |
|          | 11011 = PWM Generator 5 current-limit ADC trigger                                                                                                |
|          | 11010 = PWM Generator 4 current-limit ADC trigger                                                                                                |
|          | 11001 = PWM Generator 3 current-limit ADC trigger                                                                                                |
|          | 11000 = PWM Generator 2 current-limit ADC trigger                                                                                                |
|          | 10111 = PWM Generator 1 current-limit ADC trigger                                                                                                |
|          | 10110 = PWM Generator 9 secondary trigger selected                                                                                               |
|          | 10101 = PWM Generator 8 secondary trigger selected                                                                                               |
|          | 10100 = PWM Generator 7 secondary trigger selected                                                                                               |
|          | 10011 = PWM Generator 6 secondary trigger selected                                                                                               |
|          | 10010 = PWM Generator 5 secondary trigger selected                                                                                               |
|          | 10001 = PWM Generator 4 secondary trigger selected                                                                                               |
|          | 10000 = PWM Generator 3 secondary trigger selected                                                                                               |
|          | 01111 = PWM Generator 2 secondary trigger selected                                                                                               |
|          | 01110 = PWM Generator 1 secondary trigger selected                                                                                               |
|          | 01101 = PWM secondary special event trigger selected                                                                                             |
|          | 01100 = Timer1 period match                                                                                                                      |
|          | 01011 = PWM Generator 8 primary trigger selected                                                                                                 |
|          | 01010 = PWM Generator 7 primary trigger selected                                                                                                 |
|          | 01001 = PWM Generator 6 primary trigger selected                                                                                                 |
|          | 01000 = PWM Generator 5 primary trigger selected                                                                                                 |
|          | 00111 = PWM Generator 4 primary trigger selected<br>00110 = PWM Generator 3 primary trigger selected                                             |
|          | 00101 = PWM Generator 2 primary trigger selected                                                                                                 |
|          | 00100 = PWM Generator 1 primary trigger selected                                                                                                 |
|          | 00011 = PWM Special Event Trigger selected                                                                                                       |
|          | 00010 = Global software trigger selected                                                                                                         |
|          | 00001 = Individual software trigger selected                                                                                                     |
|          | 00000 = No conversion enabled                                                                                                                    |
| bit 7    | IRQEN4: Interrupt Request Enable 4 bit                                                                                                           |
| Sit 1    | 1 = Enable IRQ generation when requested conversion of channels AN9 and AN8 is completed                                                         |
|          | 0 = IRQ is not generated                                                                                                                         |
| bit 6    | PEND4: Pending Conversion Status 4 bit                                                                                                           |
|          | <ul> <li>1 = Conversion of channels AN9 and AN8 is pending; set when selected trigger is asserted</li> <li>0 = Conversion is complete</li> </ul> |
| bit 5    | SWTRG4: Software Trigger4 bit                                                                                                                    |
| bit 5    |                                                                                                                                                  |
|          | 1 = Start conversion of AN9 and AN8 (if selected by TRGSRC bits) <sup>(1)</sup>                                                                  |
|          | This bit is automatically cleared by hardware when the PEND4 bit is set.                                                                         |
|          | 0 = Conversion is not started                                                                                                                    |
|          |                                                                                                                                                  |

# REGISTER 22-8: ADCPC2: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 2 (CONTINUED)

| bit 4-0 | TRGSRC4<4:0>: Trigger 4 Source Selection bits                         |
|---------|-----------------------------------------------------------------------|
|         | Selects trigger source for conversion of analog channels AN9 and AN8. |
|         | 11111 = Timer2 period match                                           |
|         | 11110 = PWM Generator 8 current-limit ADC trigger                     |
|         | 11101 = PWM Generator 7 current-limit ADC trigger                     |
|         | 11100 = PWM Generator 6 current-limit ADC trigger                     |
|         | 11011 = PWM Generator 5 current-limit ADC trigger                     |
|         | 11010 = PWM Generator 4 current-limit ADC trigger                     |
|         | 11001 = PWM Generator 3 current-limit ADC trigger                     |
|         | 11000 = PWM Generator 2 current-limit ADC trigger                     |
|         | 10111 = PWM Generator 1 current-limit ADC trigger                     |
|         | 10110 = PWM Generator 9 secondary trigger selected                    |
|         | 10101 = PWM Generator 8 secondary trigger selected                    |
|         | 10100 = PWM Generator 7 secondary trigger selected                    |
|         | 10011 = PWM Generator 6 secondary trigger selected                    |
|         | 10010 = PWM Generator 5 secondary trigger selected                    |
|         | 10001 = PWM Generator 4 secondary trigger selected                    |
|         | 10000 = PWM Generator 3 secondary trigger selected                    |
|         | 01111 = PWM Generator 2 secondary trigger selected                    |
|         | 01110 = PWM Generator 1 secondary trigger selected                    |
|         | 01101 = PWM secondary special event trigger selected                  |
|         | 01100 = Timer1 period match                                           |
|         | 01011 = PWM Generator 8 primary trigger selected                      |
|         | 01010 = PWM Generator 7 primary trigger selected                      |
|         | 01001 = PWM Generator 6 primary trigger selected                      |
|         | 01000 = PWM Generator 5 primary trigger selected                      |
|         | 00111 = PWM Generator 4 primary trigger selected                      |
|         | 00110 = PWM Generator 3 primary trigger selected                      |
|         | 00101 = PWM Generator 2 primary trigger selected                      |
|         | 00100 = PWM Generator 1 primary trigger selected                      |
|         | 00011 = PWM Special Event Trigger selected                            |
|         | 00010 = Global software trigger selected                              |
|         | 00001 = Individual software trigger selected                          |
|         | 00000 = No conversion enabled                                         |
|         |                                                                       |

### dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

| R/W-0         | R/W-0                            | R/W-0                                                                        | R/W-0                        | R/W-0                                   | R/W-0          | R/W-0             | R/W-0     |  |  |
|---------------|----------------------------------|------------------------------------------------------------------------------|------------------------------|-----------------------------------------|----------------|-------------------|-----------|--|--|
| IRQEN7        | PEND7                            | SWTRG7                                                                       |                              |                                         | TRGSRC7<4:0    | )>                |           |  |  |
| bit 15        |                                  |                                                                              |                              |                                         |                |                   | bit 8     |  |  |
| R/W-0         | R/W-0                            | R/W-0                                                                        | R/W-0                        | R/W-0                                   | R/W-0          | R/W-0             | R/W-0     |  |  |
| IRQEN6        | PEND6                            | SWTRG6                                                                       |                              |                                         | TRGSRC6<4:0    | -                 |           |  |  |
| bit 7         |                                  |                                                                              |                              |                                         |                |                   | bit (     |  |  |
|               |                                  |                                                                              |                              |                                         |                |                   |           |  |  |
| Legend:       |                                  |                                                                              |                              |                                         |                |                   |           |  |  |
| R = Readable  | e bit                            | W = Writable                                                                 | bit                          | U = Unimplemented bit, read as '0'      |                |                   |           |  |  |
| -n = Value at | POR                              | '1' = Bit is set                                                             |                              | '0' = Bit is cleared x = Bit is unknown |                |                   | nown      |  |  |
| bit 15        |                                  | errupt Request I<br>RQ generation v<br>ot generated                          |                              | ed conversion o                         | of channels AN | 15 and AN14 is    | completed |  |  |
| bit 14        | 1 = Conversi                     | ding Conversion<br>on of channels a<br>on is complete                        |                              |                                         | set when selec | ted trigger is as | sserted   |  |  |
| bit 13        | 1 = Start con<br>This bit is aut | oftware Trigger<br>version of AN15<br>tomatically clear<br>on is not started | 5 and AN14 (<br>red by hardw |                                         |                |                   |           |  |  |

#### REGISTER 22-9: ADCPC3: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 3

# REGISTER 22-9: ADCPC3: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 3 (CONTINUED)

| bit 12-8 | TRGSRC7<4:0>: Trigger 7 Source Selection bits                                                        |
|----------|------------------------------------------------------------------------------------------------------|
|          | Selects trigger source for conversion of analog channels AN15 and 14.                                |
|          | 11111 = Timer2 period match                                                                          |
|          | 11110 = PWM Generator 8 current-limit ADC trigger                                                    |
|          | 11101 = PWM Generator 7 current-limit ADC trigger                                                    |
|          | 11100 = PWM Generator 6 current-limit ADC trigger                                                    |
|          | 11011 = PWM Generator 5 current-limit ADC trigger                                                    |
|          | 11010 = PWM Generator 4 current-limit ADC trigger                                                    |
|          | 11001 = PWM Generator 3 current-limit ADC trigger                                                    |
|          | 11000 = PWM Generator 2 current-limit ADC trigger                                                    |
|          | 10111 = PWM Generator 1 current-limit ADC trigger                                                    |
|          | 10110 = PWM Generator 9 secondary trigger selected                                                   |
|          | 10101 = PWM Generator 8 secondary trigger selected                                                   |
|          | 10100 = PWM Generator 7 secondary trigger selected                                                   |
|          | 10011 = PWM Generator 6 secondary trigger selected                                                   |
|          | 10010 = PWM Generator 5 secondary trigger selected                                                   |
|          | 10001 = PWM Generator 4 secondary trigger selected                                                   |
|          | 10000 = PWM Generator 3 secondary trigger selected                                                   |
|          | 01111 = PWM Generator 2 secondary trigger selected                                                   |
|          | 01110 = PWM Generator 1 secondary trigger selected                                                   |
|          | 01101 = PWM secondary special event trigger selected                                                 |
|          | 01100 = Timer1 period match                                                                          |
|          | 01011 = PWM Generator 8 primary trigger selected                                                     |
|          | 01010 = PWM Generator 7 primary trigger selected                                                     |
|          | 01001 = PWM Generator 6 primary trigger selected                                                     |
|          | 01000 = PWM Generator 5 primary trigger selected<br>00111 = PWM Generator 4 primary trigger selected |
|          | 00110 = PWM Generator 3 primary trigger selected                                                     |
|          | 00101 = PWM Generator 2 primary trigger selected                                                     |
|          | 00100 = PWM Generator 1 primary trigger selected                                                     |
|          | 00011 = PWM Special Event Trigger selected                                                           |
|          | 00010 = Global software trigger selected                                                             |
|          | 00001 = Individual software trigger selected                                                         |
|          | 00000 = No  conversion enabled                                                                       |
| bit 7    | IRQEN6: Interrupt Request Enable 6 bit                                                               |
|          | 1 = Enable IRQ generation when requested conversion of channels AN13 and AN12 is completed           |
|          | 0 = IRQ is not generated                                                                             |
| bit 6    | PEND6: Pending Conversion Status 6 bit                                                               |
| DILO     | 1 = Conversion of channels AN13 and AN12 is pending; set when selected trigger is asserted           |
|          | 0 = Conversion is complete                                                                           |
| L:1 C    | ·                                                                                                    |
| bit 5    | SWTRG6: Software Trigger 6 bit                                                                       |
|          | 1 = Start conversion of AN13 and AN12 (if selected by TRGSRC bits) <sup>(1)</sup>                    |
|          | This bit is automatically cleared by hardware when the PEND6 bit is set.                             |
|          | 0 = Conversion is not started                                                                        |
|          |                                                                                                      |

# REGISTER 22-9: ADCPC3: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 3 (CONTINUED)

| bit 4-0 | TRGSRC6<4:0>: Trigger 6 Source Selection bits                           |
|---------|-------------------------------------------------------------------------|
|         | Selects trigger source for conversion of analog channels AN13 and AN12. |
|         | 11111 = Timer2 period match                                             |
|         | 11110 = PWM Generator 8 current-limit ADC trigger                       |
|         | 11101 = PWM Generator 7 current-limit ADC trigger                       |
|         | 11100 = PWM Generator 6 current-limit ADC trigger                       |
|         | 11011 = PWM Generator 5 current-limit ADC trigger                       |
|         | 11010 = PWM Generator 4 current-limit ADC trigger                       |
|         | 11001 = PWM Generator 3 current-limit ADC trigger                       |
|         | 11000 = PWM Generator 2 current-limit ADC trigger                       |
|         | 10111 = PWM Generator 1 current-limit ADC trigger                       |
|         | 10110 = PWM Generator 9 secondary trigger selected                      |
|         | 10101 = PWM Generator 8 secondary trigger selected                      |
|         | 10100 = PWM Generator 7 secondary trigger selected                      |
|         | 10011 = PWM Generator 6 secondary trigger selected                      |
|         | 10010 = PWM Generator 5 secondary trigger selected                      |
|         | 10001 = PWM Generator 4 secondary trigger selected                      |
|         | 10000 = PWM Generator 3 secondary trigger selected                      |
|         | 01111 = PWM Generator 2 secondary trigger selected                      |
|         | 01110 = PWM Generator 1 secondary trigger selected                      |
|         | 01101 = PWM secondary special event trigger selected                    |
|         | 01100 = Timer1 period match                                             |
|         | 01011 = PWM Generator 8 primary trigger selected                        |
|         | 01010 = PWM Generator 7 primary trigger selected                        |
|         | 01001 = PWM Generator 6 primary trigger selected                        |
|         | 01000 = PWM Generator 5 primary trigger selected                        |
|         | 00111 = PWM Generator 4 primary trigger selected                        |
|         | 00110 = PWM Generator 3 primary trigger selected                        |
|         | 00101 = PWM Generator 2 primary trigger selected                        |
|         | 00100 = PWM Generator 1 primary trigger selected                        |
|         | 00011 = PWM Special Event Trigger selected                              |
|         | 00010 = Global software trigger selected                                |
|         | 00001 = Individual software trigger selected                            |
|         | 00000 = No conversion enabled                                           |
|         |                                                                         |

**Note 1:** The trigger source must be set as a global software trigger prior to setting this bit to '1'. If other conversions are in progress, the conversion is performed when the conversion resources are available.

© 2009-2012 Microchip Technology Inc.

#### REGISTER 22-10: ADCPC4: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 4

| R/W-0         | R/W-0        | R/W-0                                              | R/W-0 | R/W-0                                   | R/W-0            | R/W-0             | R/W-0     |
|---------------|--------------|----------------------------------------------------|-------|-----------------------------------------|------------------|-------------------|-----------|
| IRQEN9        | PEND9        | SWTRG9                                             |       |                                         | TRGSRC9<4:0      | )>                |           |
| bit 15        | ·            |                                                    |       |                                         |                  |                   | bit 8     |
| R/W-0         | R/W-0        | R/W-0                                              | R/W-0 | R/W-0                                   | R/W-0            | R/W-0             | R/W-0     |
| IRQEN8        | PEND8        | SWTRG8                                             |       |                                         | TRGSRC8<4:0      | )>                |           |
| bit 7         |              |                                                    |       |                                         |                  |                   | bit (     |
| Legend:       |              |                                                    |       |                                         |                  |                   |           |
| R = Readabl   | e bit        | W = Writable I                                     | oit   | U = Unimpler                            | nented bit, read | d as '0'          |           |
| -n = Value at | POR          | '1' = Bit is set                                   |       | '0' = Bit is cleared x = Bit is unknown |                  |                   | iown      |
| bit 15        |              | errupt Request E<br>RQ generation w<br>t generated |       | ed conversion o                         | of channels AN   | 19 and AN18 is    | completed |
| bit 14        | 1 = Conversi | ding Conversion<br>on of channels                  |       | 118 is pending;                         | set when seled   | ted trigger is as | serted    |
|               | 0 = Conversi | on is complete                                     |       |                                         |                  |                   |           |

# REGISTER 22-10: ADCPC4: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 4 (CONTINUED)

| bit 12-8 | TRGSRC9<4:0>: Trigger 9 Source Selection bits                                                            |
|----------|----------------------------------------------------------------------------------------------------------|
| 511 12 0 | Selects trigger source for conversion of analog channels AN19 and AN18.                                  |
|          | 11111 = Timer2 period match                                                                              |
|          | 11110 = PWM Generator 8 current-limit ADC trigger                                                        |
|          | 11101 = PWM Generator 7 current-limit ADC trigger                                                        |
|          | 11100 = PWM Generator 6 current-limit ADC trigger                                                        |
|          | 11011 = PWM Generator 5 current-limit ADC trigger                                                        |
|          | 11010 = PWM Generator 4 current-limit ADC trigger                                                        |
|          | 11001 = PWM Generator 3 current-limit ADC trigger                                                        |
|          | 11000 = PWM Generator 2 current-limit ADC trigger                                                        |
|          | 10111 = PWM Generator 1 current-limit ADC trigger                                                        |
|          | 10110 = PWM Generator 9 secondary trigger selected                                                       |
|          | 10101 = PWM Generator 8 secondary trigger selected                                                       |
|          | 10100 = PWM Generator 7 secondary trigger selected                                                       |
|          | 10011 = PWM Generator 6 secondary trigger selected<br>10010 = PWM Generator 5 secondary trigger selected |
|          | 10001 = PWM Generator 4 secondary trigger selected                                                       |
|          | 10000 = PWM Generator 3 secondary trigger selected                                                       |
|          | 01111 = PWM Generator 2 secondary trigger selected                                                       |
|          | 01110 = PWM Generator 1 secondary trigger selected                                                       |
|          | 01101 = PWM secondary special event trigger selected                                                     |
|          | 01100 = Timer1 period match                                                                              |
|          | 01011 = PWM Generator 8 primary trigger selected                                                         |
|          | 01010 = PWM Generator 7 primary trigger selected                                                         |
|          | 01001 = PWM Generator 6 primary trigger selected                                                         |
|          | 01000 = PWM Generator 5 primary trigger selected                                                         |
|          | 00111 = PWM Generator 4 primary trigger selected                                                         |
|          | 00110 = PWM Generator 3 primary trigger selected                                                         |
|          | 00101 = PWM Generator 2 primary trigger selected                                                         |
|          | 00100 = PWM Generator 1 primary trigger selected                                                         |
|          | 00011 = PWM Special Event Trigger selected                                                               |
|          | 00010 = Global software trigger selected                                                                 |
|          | 00001 = Individual software trigger selected                                                             |
|          | 00000 = No conversion enabled                                                                            |
| bit 7    | IRQEN8: Interrupt Request Enable 8 bit                                                                   |
|          | 1 = Enable IRQ generation when requested conversion of channels AN17 and AN16 is completed               |
|          | 0 = IRQ is not generated                                                                                 |
| bit 6    | PEND8: Pending Conversion Status 8 bit                                                                   |
|          | 1 = Conversion of channels AN17 and AN16 is pending; set when selected trigger is asserted               |
|          | 0 = Conversion is complete                                                                               |
| bit 5    | SWTRG8: Software Trigger 8 bit                                                                           |
|          | 1 = Start conversion of AN17 and AN16 (if selected by TRGSRC bits) <sup>(1)</sup>                        |
|          | This bit is automatically cleared by hardware when the PEND8 bit is set.                                 |
|          | 0 = Conversion is not started                                                                            |
|          |                                                                                                          |

# REGISTER 22-10: ADCPC4: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 4 (CONTINUED)

| bit 4-0 | TRGSRC8<4:0>: Trigger 8 Source Selection bits                           |
|---------|-------------------------------------------------------------------------|
|         | Selects trigger source for conversion of analog channels AN17 and AN16. |
|         | 11111 = Timer2 period match                                             |
|         | 11110 = PWM Generator 8 current-limit ADC trigger                       |
|         | 11101 = PWM Generator 7 current-limit ADC trigger                       |
|         | 11100 = PWM Generator 6 current-limit ADC trigger                       |
|         | 11011 = PWM Generator 5 current-limit ADC trigger                       |
|         | 11010 = PWM Generator 4 current-limit ADC trigger                       |
|         | 11001 = PWM Generator 3 current-limit ADC trigger                       |
|         | 11000 = PWM Generator 2 current-limit ADC trigger                       |
|         | 10111 = PWM Generator 1 current-limit ADC trigger                       |
|         | 10110 = PWM Generator 9 secondary trigger selected                      |
|         | 10101 = PWM Generator 8 secondary trigger selected                      |
|         | 10100 = PWM Generator 7 secondary trigger selected                      |
|         | 10011 = PWM Generator 6 secondary trigger selected                      |
|         | 10010 = PWM Generator 5 secondary trigger selected                      |
|         | 10001 = PWM Generator 4 secondary trigger selected                      |
|         | 10000 = PWM Generator 3 secondary trigger selected                      |
|         | 01111 = PWM Generator 2 secondary trigger selected                      |
|         | 01110 = PWM Generator 1 secondary trigger selected                      |
|         | 01101 = PWM secondary special event trigger selected                    |
|         | 01100 = Timer1 period match                                             |
|         | 01011 = PWM Generator 8 primary trigger selected                        |
|         | 01010 = PWM Generator 7 primary trigger selected                        |
|         | 01001 = PWM Generator 6 primary trigger selected                        |
|         | 01000 = PWM Generator 5 primary trigger selected                        |
|         | 00111 = PWM Generator 4 primary trigger selected                        |
|         | 00110 = PWM Generator 3 primary trigger selected                        |
|         | 00101 = PWM Generator 2 primary trigger selected                        |
|         | 00100 = PWM Generator 1 primary trigger selected                        |
|         | 00011 = PWM Special Event Trigger selected                              |
|         | 00010 = Global software trigger selected                                |
|         | 00001 = Individual software trigger selected                            |
|         | 00000 = No conversion enabled                                           |
|         |                                                                         |

### dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

| R/W-0         | R/W-0                                    | R/W-0                                                                      | R/W-0                                   | R/W-0                              | R/W-0          | R/W-0                          | R/W-0         |
|---------------|------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------|------------------------------------|----------------|--------------------------------|---------------|
| IRQEN11       | PEND11                                   | SWTRG11                                                                    |                                         | -                                  | TRGSRC11<4:    | 0>                             |               |
| bit 15        | •                                        |                                                                            |                                         |                                    |                |                                | bit 8         |
| R/W-0         | R/W-0                                    | R/W-0                                                                      | R/W-0                                   | R/W-0                              | R/W-0          | R/W-0                          | R/W-0         |
| IRQEN10       | PEND10                                   | SWTRG10                                                                    | TRGSRC10<4:0>                           |                                    |                |                                |               |
| bit 7         |                                          |                                                                            |                                         |                                    |                |                                | bit 0         |
| Legend:       |                                          |                                                                            |                                         |                                    |                |                                |               |
| R = Readabl   | e bit                                    | W = Writable bit                                                           |                                         | U = Unimplemented bit, read as '0' |                |                                |               |
| -n = Value at | POR                                      | '1' = Bit is set                                                           | '0' = Bit is cleared x = Bit is unknown |                                    |                | nown                           |               |
| bit 15        |                                          | terrupt Request<br>RQ generation w<br>ot generated                         |                                         |                                    | of channels AN | 23 and AN22 is                 | completed     |
| bit 14        | 1 = Conversi                             | nding Conversion<br>on of channels of<br>on is complete                    |                                         |                                    | set when selec | ted trigger is as              | sserted       |
| bit 13        | SWTRG11: S<br>1 = Start con<br>cleared l | Software Trigger<br>nversion of AN2<br>by hardware wh<br>on is not started | 23 and AN22<br>en the PENE              |                                    | TRGSRC bits    | ) <sup>(1)</sup> . This bit is | automatically |

#### REGISTER 22-11: ADCPC5: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 5

# REGISTER 22-11: ADCPC5: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 5 (CONTINUED)

| h:+ 10 0 | TROSPON AND Trigger 14 Course Colection hits                                                                  |
|----------|---------------------------------------------------------------------------------------------------------------|
| bit 12-8 | TRGSRC11<4:0>: Trigger 11 Source Selection bits                                                               |
|          | Selects trigger source for conversion of analog channels AN23 and AN22.                                       |
|          | 11111 = Timer2 period match<br>11110 = PWM Generator 8 current-limit ADC trigger                              |
|          | 11101 = PWM Generator 7 current-limit ADC trigger                                                             |
|          | 11100 = PWM Generator 6 current-limit ADC trigger                                                             |
|          | 11001 = PWM Generator 5 current-limit ADC trigger                                                             |
|          |                                                                                                               |
|          | 11010 = PWM Generator 4 current-limit ADC trigger                                                             |
|          | 11001 = PWM Generator 3 current-limit ADC trigger                                                             |
|          | 11000 = PWM Generator 2 current-limit ADC trigger                                                             |
|          | 10111 = PWM Generator 1 current-limit ADC trigger                                                             |
|          | 10110 = PWM Generator 9 secondary trigger selected                                                            |
|          | 10101 = PWM Generator 8 secondary trigger selected                                                            |
|          | 10100 = PWM Generator 7 secondary trigger selected                                                            |
|          | 10011 = PWM Generator 6 secondary trigger selected                                                            |
|          | 10010 = PWM Generator 5 secondary trigger selected                                                            |
|          | 10001 = PWM Generator 4 secondary trigger selected                                                            |
|          | 10000 = PWM Generator 3 secondary trigger selected                                                            |
|          | 01111 = PWM Generator 2 secondary trigger selected                                                            |
|          | 01110 = PWM Generator 1 secondary trigger selected                                                            |
|          | 01101 = PWM secondary special event trigger selected                                                          |
|          | 01100 = Timer1 period match                                                                                   |
|          | 01011 = PWM Generator 8 primary trigger selected                                                              |
|          | 01010 = PWM Generator 7 primary trigger selected                                                              |
|          | 01001 = PWM Generator 6 primary trigger selected                                                              |
|          | 01000 = PWM Generator 5 primary trigger selected                                                              |
|          | 00111 = PWM Generator 4 primary trigger selected                                                              |
|          | 00110 = PWM Generator 3 primary trigger selected                                                              |
|          | 00101 = PWM Generator 2 primary trigger selected                                                              |
|          | 00100 = PWM Generator 1 primary trigger selected                                                              |
|          | 00011 = PWM Special Event Trigger selected                                                                    |
|          | 00010 = Global software trigger selected                                                                      |
|          | 00001 = Individual software trigger selected                                                                  |
|          | 00000 = No conversion enabled                                                                                 |
|          |                                                                                                               |
| bit 7    | IRQEN10: Interrupt Request Enable 10 bit                                                                      |
|          | 1 = Enable IRQ generation when requested conversion of channels AN21 and AN20 is completed                    |
|          | 0 = IRQ is not generated                                                                                      |
| bit 6    | PEND10: Pending Conversion Status 10 bit                                                                      |
|          | 1 = Conversion of channels AN21 and AN20 is pending; set when selected trigger is asserted                    |
|          | 0 = Conversion is complete                                                                                    |
| bit 5    | SWTRG10: Software Trigger 10 bit                                                                              |
|          | 1 = Start conversion of AN21 and AN20 (if selected by TRGSRC bits) <sup>(1)</sup> . This bit is automatically |
|          | cleared by hardware when the PEND10 bit is set.                                                               |
|          | 0 = Conversion is not started                                                                                 |
|          |                                                                                                               |

- 0 = Conversion is not started
- **Note 1:** The trigger source must be set as a global software trigger prior to setting this bit to '1'. If other conversions are in progress, the conversion is performed when the conversion resources are available.

# REGISTER 22-11: ADCPC5: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 5 (CONTINUED)

| bit 4-0 | TRGSRC10<4:0>: Trigger 10 Source Selection bits                         |
|---------|-------------------------------------------------------------------------|
|         | Selects trigger source for conversion of analog channels AN21 and AN20. |
|         | 11111 = Timer2 period match                                             |
|         | 11110 = PWM Generator 8 current-limit ADC trigger                       |
|         | 11101 = PWM Generator 7 current-limit ADC trigger                       |
|         | 11100 = PWM Generator 6 current-limit ADC trigger                       |
|         | 11011 = PWM Generator 5 current-limit ADC trigger                       |
|         | 11010 = PWM Generator 4 current-limit ADC trigger                       |
|         | 11001 = PWM Generator 3 current-limit ADC trigger                       |
|         | 11000 = PWM Generator 2 current-limit ADC trigger                       |
|         | 10111 = PWM Generator 1 current-limit ADC trigger                       |
|         | 10110 = PWM Generator 9 secondary trigger selected                      |
|         | 10101 = PWM Generator 8 secondary trigger selected                      |
|         | 10100 = PWM Generator 7 secondary trigger selected                      |
|         | 10011 = PWM Generator 6 secondary trigger selected                      |
|         | 10010 = PWM Generator 5 secondary trigger selected                      |
|         | 10001 = PWM Generator 4 secondary trigger selected                      |
|         | 10000 = PWM Generator 3 secondary trigger selected                      |
|         | 01111 = PWM Generator 2 secondary trigger selected                      |
|         | 01110 = PWM Generator 1 secondary trigger selected                      |
|         | 01101 = PWM secondary special event trigger selected                    |
|         | 01100 = Timer1 period match                                             |
|         | 01011 = PWM Generator 8 primary trigger selected                        |
|         | 01010 = PWM Generator 7 primary trigger selected                        |
|         | 01001 = PWM Generator 6 primary trigger selected                        |
|         | 01000 = PWM Generator 5 primary trigger selected                        |
|         | 00111 = PWM Generator 4 primary trigger selected                        |
|         | 00110 = PWM Generator 3 primary trigger selected                        |
|         | 00101 = PWM Generator 2 primary trigger selected                        |
|         | 00100 = PWM Generator 1 primary trigger selected                        |
|         | 00011 = PWM Special Event Trigger selected                              |
|         | 00010 = Global software trigger selected                                |
|         | 00001 = Individual software trigger selected                            |
|         | 00000 = No conversion enabled                                           |
|         |                                                                         |

**Note 1:** The trigger source must be set as a global software trigger prior to setting this bit to '1'. If other conversions are in progress, the conversion is performed when the conversion resources are available.

© 2009-2012 Microchip Technology Inc.

| U-0             | U-0           | U-0                                | U-0           | U-0                                | U-0              | U-0               | U-0                |  |
|-----------------|---------------|------------------------------------|---------------|------------------------------------|------------------|-------------------|--------------------|--|
| _               | —             | —                                  |               | —                                  | —                |                   |                    |  |
| bit 15          |               |                                    |               |                                    |                  |                   | bit 8              |  |
|                 |               |                                    |               |                                    |                  |                   |                    |  |
| R/W-0           | R/W-0         | R/W-0                              | R/W-0         | R/W-0                              | R/W-0            | R/W-0             | R/W-0              |  |
| IRQEN12         | PEND12        | SWTRG12                            |               |                                    | TRGSRC12<4:0     | )>                |                    |  |
| bit 7           |               |                                    |               |                                    |                  |                   | bit 0              |  |
|                 |               |                                    |               |                                    |                  |                   |                    |  |
| Legend:         |               |                                    |               |                                    |                  |                   |                    |  |
| R = Readable    | bit           | W = Writable                       | bit           | U = Unimplemented bit, read as '0' |                  |                   |                    |  |
| -n = Value at I | POR           | '1' = Bit is set                   | et '0' = Bit  |                                    | eared            | x = Bit is unkn   | it is unknown      |  |
| h # 45 0        |               | tad. Daadaa (                      | <u>.</u>      |                                    |                  |                   |                    |  |
| bit 15-8        | -             | ted: Read as '                     |               |                                    |                  |                   |                    |  |
| bit 7           |               | terrupt Request                    |               |                                    |                  |                   |                    |  |
|                 |               |                                    | when requeste | ed conversion                      | of channels AN2  | 25 and AN24 is    | completed          |  |
|                 | 0 = IRQ is no | •                                  |               |                                    |                  |                   |                    |  |
| bit 6           |               | nding Conversi                     |               |                                    |                  |                   |                    |  |
|                 |               | on of channels .<br>on is complete | AN25 and AN   | 24 is pending;                     | set when select  | ted trigger is as | serted             |  |
| bit 5           | SWTRG12: S    | Software Trigge                    | r 12 bit      |                                    |                  |                   |                    |  |
|                 |               |                                    |               | nd AN24 (EXTI                      | REF) if selected | by TRGSRC b       | its <sup>(1)</sup> |  |
|                 |               |                                    |               | are when the P                     | END12 bit is se  | t.                |                    |  |
|                 | 0 = Conversi  | on is not started                  | t             |                                    |                  |                   |                    |  |
|                 |               |                                    |               |                                    |                  |                   |                    |  |

#### REGISTER 22-12: ADCPC6: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 6<sup>(2)</sup>

**Note 1:** The trigger source must be set as a global software trigger prior to setting this bit to '1'. If other conversions are in progress, the conversion is performed when the conversion resources are available.

**2:** This register is not available on dsPIC33FJ32GS406 and dsPIC33FJ64GS406 devices.

#### REGISTER 22-12: ADCPC6: ANALOG-TO-DIGITAL CONVERT PAIR CONTROL REGISTER 6<sup>(2)</sup>

| bit 4-0 | TRGSRC12<4:0>: Trigger 12 Source Selection bits                                                      |
|---------|------------------------------------------------------------------------------------------------------|
|         | Selects trigger source for conversion of analog channels AN25 and AN24.                              |
|         | 11111 = Timer2 period match<br>11110 = PWM Generator 8 current-limit ADC trigger                     |
|         | 11101 = PWM Generator 7 current-limit ADC trigger                                                    |
|         | 11100 = PWM Generator 6 current-limit ADC trigger                                                    |
|         | 11011 = PWM Generator 5 current-limit ADC trigger                                                    |
|         | 11010 = PWM Generator 4 current-limit ADC trigger                                                    |
|         | 11001 = PWM Generator 3 current-limit ADC trigger                                                    |
|         | 11000 = PWM Generator 2 current-limit ADC trigger                                                    |
|         | 10111 = PWM Generator 1 current-limit ADC trigger                                                    |
|         | 10110 = PWM Generator 9 secondary trigger selected                                                   |
|         | 10101 = PWM Generator 8 secondary trigger selected                                                   |
|         | 10100 = PWM Generator 7 secondary trigger selected                                                   |
|         | 10011 = PWM Generator 6 secondary trigger selected                                                   |
|         | 10010 = PWM Generator 5 secondary trigger selected                                                   |
|         | 10001 = PWM Generator 4 secondary trigger selected                                                   |
|         | 10000 = PWM Generator 3 secondary trigger selected                                                   |
|         | 01111 = PWM Generator 2 secondary trigger selected                                                   |
|         | 01110 = PWM Generator 1 secondary trigger selected                                                   |
|         | 01101 = PWM secondary special event trigger selected                                                 |
|         | 01100 = Timer1 period match                                                                          |
|         | 01011 = PWM Generator 8 primary trigger selected                                                     |
|         | 01010 = PWM Generator 7 primary trigger selected                                                     |
|         | 01001 = PWM Generator 6 primary trigger selected                                                     |
|         | 01000 = PWM Generator 5 primary trigger selected<br>00111 = PWM Generator 4 primary trigger selected |
|         | 00110 = PWM Generator 3 primary trigger selected                                                     |
|         | 00101 = PWM Generator 2 primary trigger selected                                                     |
|         | 00100 = PWM Generator 1 primary trigger selected                                                     |
|         | 00011 = PWM Special Event Trigger selected                                                           |
|         | 00010 = Global software trigger selected                                                             |
|         | 00001 = Individual software trigger selected                                                         |
|         | 00000 = No conversion enabled                                                                        |

- **Note 1:** The trigger source must be set as a global software trigger prior to setting this bit to '1'. If other conversions are in progress, the conversion is performed when the conversion resources are available.
  - 2: This register is not available on dsPIC33FJ32GS406 and dsPIC33FJ64GS406 devices.

© 2009-2012 Microchip Technology Inc.

NOTES:

#### 23.0 HIGH-SPEED ANALOG COMPARATOR

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 45. "High-Speed Analog Comparator" (DS70296) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33F SMPS Comparator module monitors current and/or voltage transients that may be too fast for the CPU and ADC to capture.

#### 23.1 Features Overview

The SMPS comparator module offers the following major features:

- · 16 selectable comparator inputs
- Up to four analog comparators
- 10-bit DAC for each analog comparator

- · Programmable output polarity
- Interrupt generation capability
- DACOUT pin to provide DAC output
- DAC has three ranges of operation:
  - AVDD/2
  - Internal Reference (INTREF)
  - External Reference (EXTREF)
- ADC sample and convert trigger capability
- · Disable capability reduces power consumption
- Functional support for PWM module:
  - PWM duty cycle control
  - PWM period control
  - PWM Fault detect

#### 23.2 Module Description

Figure 23-1 shows a functional block diagram of one analog comparator from the SMPS comparator module. The analog comparator provides high-speed operation with a typical delay of 20 ns. The comparator has a typical offset voltage of  $\pm 5$  mV. The negative input of the comparator is always connected to the DAC circuit. The positive input of the comparator is connected to an analog multiplexer that selects the desired source pin.

The analog comparator input pins are typically shared with pins used by the Analog-to-Digital Converter (ADC) module. Both the comparator and the ADC can use the same pins at the same time. This capability enables a user to measure an input voltage with the ADC and detect voltage transients with the comparator.





#### 23.3 Module Applications

This module provides a means for the SMPS dsPIC DSC devices to monitor voltage and currents in a power conversion application. The ability to detect transient conditions and stimulate the dsPIC DSC processor and/or peripherals, without requiring the processor and ADC to constantly monitor voltages or currents, frees the dsPIC DSC to perform other tasks.

The comparator module has a high-speed comparator and an associated 10-bit DAC that provides a programmable reference voltage to the inverting input of the comparator. The polarity of the comparator output is user-programmable. The output of the module can be used in the following modes:

- · Generate an Interrupt
- Trigger an ADC Sample and Convert Process
- Truncate the PWM Signal (current limit)
- Truncate the PWM Period (current minimum)
- Disable the PWM Outputs (Fault latch)

The output of the comparator module may be used in multiple modes at the same time, such as: 1) generate an interrupt, 2) have the ADC take a sample and convert it, and 3) truncate the PWM output in response to a voltage being detected beyond its expected value.

The comparator module can also be used to wake-up the system from Sleep or Idle mode when the analog input voltage exceeds the programmed threshold voltage.

#### 23.4 DAC

The range of the DAC is controlled via an analog multiplexer that selects either AVDD/2, an internal reference source, INTREF, or an external reference source, EXTREF. The full range of the DAC (AVDD/2) will typically be used when the chosen input source pin is shared with the ADC. The reduced range option (INTREF) will likely be used when monitoring current levels using a current sense resistor. Usually, the measured voltages in such applications are small (<1.25V); therefore the option of using a reduced reference range for the comparator extends the available DAC resolution in these applications. The use of an external reference enables the user to connect to a reference that better suits their application.

DACOUT, shown in Figure 23-1, can only be associated with a single comparator at a given time.

Note: It should be ensured in software that multiple DACOE bits are not set. The output on the DACOUT pin will be indeterminate if multiple comparators enable the DAC output.

#### 23.5 Interaction with I/O Buffers

If the comparator module is enabled and a pin has been selected as the source for the comparator, then the chosen I/O pad must disable the digital input buffer associated with the pad to prevent excessive currents in the digital buffer due to analog input voltages.

#### 23.6 Digital Logic

The CMPCONx register (see Register 23-1) provides the control logic that configures the comparator module. The digital logic provides a glitch filter for the comparator output to mask transient signals in less than two instruction cycles. In Sleep or Idle mode, the glitch filter is bypassed to enable an asynchronous path from the comparator to the interrupt controller. This asynchronous path can be used to wake-up the processor from Sleep or Idle mode.

The comparator can be disabled while in Idle mode if the CMPSIDL bit is set. If a device has multiple comparators, if any CMPSIDL bit is set, then the entire group of comparators will be disabled while in Idle mode. This behavior reduces complexity in the design of the clock control logic for this module.

The digital logic also provides a one TCY width pulse generator for triggering the ADC and generating interrupt requests.

The CMPDACx (see Register 23-2) register provides the digital input value to the reference DAC.

If the module is disabled, the DAC and comparator are disabled to reduce power consumption.

#### 23.7 Comparator Input Range

The comparator has a limitation for the input Common Mode Range (CMR) of (AVDD - 1.5V), typical. This means that both inputs should not exceed this range. As long as one of the inputs is within the Common Mode Range, the comparator output will be correct. However, any input exceeding the CMR limitation will cause the comparator input to be saturated.

If both inputs exceed the CMR, the comparator output will be indeterminate.

#### 23.8 DAC Output Range

The DAC has a limitation for the maximum reference voltage input of (AVDD - 1.6) volts. An external reference voltage input should not exceed this value or the reference DAC output will become indeterminate.

#### 23.9 Comparator Registers

The comparator module is controlled by the following registers:

- CMPCONx: Comparator Control Register
- CMPDACx: Comparator DAC Control Register

|                                                    | U-0                                                                                                                                                                                                                                                                                                             | R/W-0                                                                                                                                                                                                              | U-0                                                                                  | U-0                                               | U-0             | U-0                              | R/W-0        |  |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------|-----------------|----------------------------------|--------------|--|
| CMPON                                              |                                                                                                                                                                                                                                                                                                                 | CMPSIDL                                                                                                                                                                                                            | —                                                                                    | _                                                 | _               | _                                | DACOE        |  |
| bit 15                                             |                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                    |                                                                                      |                                                   |                 |                                  | bit          |  |
| R/W-0                                              | R/W-0                                                                                                                                                                                                                                                                                                           | R/W-0                                                                                                                                                                                                              | U-0                                                                                  | R/W-0                                             | U-0             | R/W-0                            | R/W-0        |  |
| INSE                                               | EL<1:0>                                                                                                                                                                                                                                                                                                         | EXTREF                                                                                                                                                                                                             | _                                                                                    | CMPSTAT                                           |                 | CMPPOL                           | RANGE        |  |
| bit 7                                              | -                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                    |                                                                                      |                                                   |                 |                                  | bit          |  |
| Legend:                                            |                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                    |                                                                                      |                                                   |                 |                                  |              |  |
| R = Readable                                       | e bit                                                                                                                                                                                                                                                                                                           | W = Writable                                                                                                                                                                                                       | bit                                                                                  | U = Unimpler                                      | nented bit, rea | d as '0'                         |              |  |
| -n = Value at                                      | POR                                                                                                                                                                                                                                                                                                             | '1' = Bit is set                                                                                                                                                                                                   |                                                                                      | '0' = Bit is cle                                  | ared            | x = Bit is unkn                  | iown         |  |
| bit 15                                             | 1 = Compara                                                                                                                                                                                                                                                                                                     | nparator Opera<br>ator module is o<br>ator module is o                                                                                                                                                             | enabled                                                                              | t<br>uces power cor                               | sumption)       |                                  |              |  |
| bit 14                                             | Unimplemen                                                                                                                                                                                                                                                                                                      | ted: Read as '                                                                                                                                                                                                     | )'                                                                                   |                                                   |                 |                                  |              |  |
| bit 13                                             | CMPSIDL: St                                                                                                                                                                                                                                                                                                     | op in Idle Mode                                                                                                                                                                                                    | e bit                                                                                |                                                   |                 |                                  |              |  |
|                                                    | 0 = Continue                                                                                                                                                                                                                                                                                                    | e module opera                                                                                                                                                                                                     | tion in Idle m                                                                       |                                                   |                 | les ALL compa                    | rators while |  |
| bit 12-9                                           | Reserved: R                                                                                                                                                                                                                                                                                                     | ead as '0'                                                                                                                                                                                                         |                                                                                      |                                                   |                 |                                  |              |  |
| bit 8                                              | DACOE: DAC Output Enable                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                    |                                                                                      |                                                   |                 |                                  |              |  |
|                                                    |                                                                                                                                                                                                                                                                                                                 | log voltage is o<br>log voltage is n                                                                                                                                                                               |                                                                                      | OUT pin <sup>(1)</sup><br>to DACOUT pi            | า               |                                  |              |  |
| bit 7-6                                            | INSEL<1:0>: Input Source Select for Comparator bits                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                    |                                                                                      |                                                   |                 |                                  |              |  |
|                                                    | 11 = Select C                                                                                                                                                                                                                                                                                                   | MPxD input pi                                                                                                                                                                                                      | ı                                                                                    |                                                   |                 |                                  |              |  |
|                                                    | 10 = Select C<br>01 = Select C                                                                                                                                                                                                                                                                                  | MPxC input pir<br>MPxB input pir<br>MPxA input pir                                                                                                                                                                 | ר<br>ו                                                                               |                                                   |                 |                                  |              |  |
| bit 5                                              | 10 = Select C<br>01 = Select C<br>00 = Select C                                                                                                                                                                                                                                                                 | MPxC input pir<br>MPxB input pir                                                                                                                                                                                   | ו<br>ו<br>ו                                                                          |                                                   |                 |                                  |              |  |
| bit 5                                              | 10 = Select C<br>01 = Select C<br>00 = Select C<br>EXTREF: Ena<br>1 = External<br>voltage s<br>0 = Internal                                                                                                                                                                                                     | CMPxC input pir<br>CMPxB input pir<br>CMPxA input pir<br>able External R<br>source provide<br>ource)<br>reference source                                                                                           | n<br>n<br>eference bit<br>es reference                                               |                                                   |                 | ltage determine<br>DAC voltage d | -            |  |
|                                                    | 10 = Select C<br>01 = Select C<br>00 = Select C<br>EXTREF: Ena<br>1 = External<br>voltage s<br>0 = Internal n<br>RANGE                                                                                                                                                                                          | MPxC input pir<br>MPxB input pir<br>MPxA input pir<br>able External R<br>source provide<br>ource)<br>reference source<br>bit setting)                                                                              | n<br>n<br>eference bit<br>es reference                                               |                                                   |                 | -                                | -            |  |
| bit 4                                              | 10 = Select C<br>01 = Select C<br>00 = Select C<br>EXTREF: End<br>1 = External<br>voltage s<br>0 = Internal<br>RANGE                                                                                                                                                                                            | CMPxC input pir<br>CMPxB input pir<br>CMPxA input pir<br>able External R<br>source provide<br>ource)<br>reference source<br>bit setting)<br>ead as '0'                                                             | n<br>eference bit<br>es reference<br>ces provide n                                   | reference to D                                    | AC (maximum     | DAC voltage d                    | -            |  |
| bit 4<br>bit 3                                     | 10 = Select C<br>01 = Select C<br>00 = Select C<br>EXTREF: Ena<br>1 = External<br>voltage s<br>0 = Internal n<br>RANGE I<br>Reserved: Re<br>CMPSTAT: C                                                                                                                                                          | MPxC input pir<br>MPxB input pir<br>MPxA input pir<br>able External R<br>source provide<br>ource)<br>reference source<br>bit setting)<br>ead as '0'<br>urrent State of                                             | n<br>eference bit<br>es reference<br>ces provide n                                   |                                                   | AC (maximum     | DAC voltage d                    | -            |  |
| bit 4<br>bit 3<br>bit 2                            | 10 = Select C<br>01 = Select C<br>00 = Select C<br>EXTREF: End<br>1 = External<br>voltage s<br>0 = Internal n<br>RANGE I<br>Reserved: Re<br>CMPSTAT: C<br>Reserved: Re                                                                                                                                          | MPxC input pir<br>MPxB input pir<br>MPxA input pir<br>able External R<br>source provide<br>ource)<br>reference source<br>bit setting)<br>ead as '0'<br>urrent State of<br>ead as '0'                               | n<br>eference bit<br>es reference<br>ces provide r<br>Comparator (                   | reference to D                                    | AC (maximum     | DAC voltage d                    | -            |  |
| bit 4<br>bit 3<br>bit 2                            | <ul> <li>10 = Select C</li> <li>01 = Select C</li> <li>00 = Select C</li> <li>EXTREF: Ena</li> <li>1 = External voltage s</li> <li>0 = Internal n</li> <li>RANGE</li> <li>Reserved: Re</li> <li>CMPSTAT: C</li> <li>Reserved: Re</li> <li>CMPPOL: Co</li> <li>1 = Output is</li> </ul>                          | MPxC input pir<br>MPxB input pir<br>MPxA input pir<br>able External R<br>source provide<br>ource)<br>reference source<br>bit setting)<br>ead as '0'<br>urrent State of<br>ead as '0'<br>omparator Outp<br>inverted | n<br>eference bit<br>es reference<br>ces provide r<br>Comparator (                   | reference to D                                    | AC (maximum     | DAC voltage d                    | -            |  |
| bit 5<br>bit 4<br>bit 3<br>bit 2<br>bit 1<br>bit 0 | <ul> <li>10 = Select C</li> <li>01 = Select C</li> <li>00 = Select C</li> <li>EXTREF: Ena</li> <li>1 = External voltage s</li> <li>0 = Internal n</li> <li>RANGE I</li> <li>Reserved: Re</li> <li>CMPSTAT: C</li> <li>Reserved: Re</li> <li>CMPPOL: Co</li> <li>1 = Output is</li> <li>0 = Output is</li> </ul> | MPxC input pir<br>MPxB input pir<br>MPxA input pir<br>able External R<br>source provide<br>ource)<br>reference source<br>bit setting)<br>ead as '0'<br>urrent State of<br>ead as '0'<br>omparator Outp<br>inverted | n<br>eference bit<br>es reference<br>ces provide n<br>Comparator (<br>ut Polarity Co | reference to D/<br>Output Including<br>ontrol bit | AC (maximum     | DAC voltage d                    | -            |  |

#### REGISTER 23-1: CMPCONX: COMPARATOR CONTROL REGISTER

**Note 1:** DACOUT can be associated only with a single comparator at any given time. The software must ensure that multiple comparators do not enable the DAC output by setting their respective DACOE bit.

© 2009-2012 Microchip Technology Inc.

| U-0           | U-0                                           | U-0              | U-0                              | U-0                                | U-0               | R/W-0          | R/W-0       |  |
|---------------|-----------------------------------------------|------------------|----------------------------------|------------------------------------|-------------------|----------------|-------------|--|
| _             | —                                             | —                | _                                | —                                  | —                 | CMRE           | F<9:8>      |  |
| bit 15        |                                               |                  |                                  |                                    |                   |                | bit 8       |  |
|               |                                               |                  |                                  |                                    |                   |                |             |  |
| R/W-0         | R/W-0                                         | R/W-0            | R/W-0                            | R/W-0                              | R/W-0             | R/W-0          | R/W-0       |  |
|               |                                               |                  | CMRE                             | :F<7:0>                            |                   |                |             |  |
| bit 7         |                                               |                  |                                  |                                    |                   |                | bit 0       |  |
|               |                                               |                  |                                  |                                    |                   |                |             |  |
| Legend:       |                                               |                  |                                  |                                    |                   |                |             |  |
| R = Readabl   | le bit                                        | W = Writable bit |                                  | U = Unimplemented bit, read as '0' |                   |                |             |  |
| -n = Value at | t POR                                         | '1' = Bit is set | ' = Bit is set '0' = Bit is clea |                                    | ared x = Bit is u |                | nknown      |  |
|               |                                               |                  |                                  |                                    |                   |                |             |  |
| bit 15-10     | Reserved: Re                                  | ead as '0'       |                                  |                                    |                   |                |             |  |
| bit 9-0       | CMREF<9:0>                                    | Comparator I     | Reference Vo                     | ltage Select bit                   | S                 |                |             |  |
|               | 1111111111                                    | = (CMREF * I     | NTREF/1024)                      | or (CMREF *                        | (AVDD/2)/1024)    | volts dependir | ng on RANGE |  |
|               | bit or (CMREF * EXTREF/1024) if EXTREF is set |                  |                                  |                                    |                   |                |             |  |
|               | •                                             |                  |                                  |                                    |                   |                |             |  |
|               | •                                             |                  |                                  |                                    |                   |                |             |  |
|               | •                                             |                  |                                  |                                    |                   |                |             |  |
|               | 0000000000                                    | = 0.0 volts      |                                  |                                    |                   |                |             |  |
|               |                                               |                  |                                  |                                    |                   |                |             |  |

#### REGISTER 23-2: CMPDACx: COMPARATOR DAC CONTROL REGISTER

### 24.0 SPECIAL FEATURES

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the "dsPIC33F/PIC24H Family Reference Manual". Please see the Microchip web site (www.microchip.com) for the latest "dsPIC33F/PIC24H Family Reference Manual" sections.
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices include several features intended to maximize application flexibility and reliability, and minimize cost through elimination of external components. These are:

- Flexible Configuration
- Watchdog Timer (WDT)
- Code Protection and CodeGuard<sup>™</sup> Security
- JTAG Boundary Scan Interface
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)
- In-Circuit Emulation
- Brown-out Reset (BOR)

#### 24.1 Configuration Bits

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 devices provide non-volatile memory implementations for device Configuration bits. Refer to **Section 25. "Device Configuration**" (DS70194) in the *"dsPIC33F/PIC24H Family Reference Manual"* for more information on this implementation.

The Configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1'), to select various device configurations. These bits are mapped starting at program memory location 0xF80000.

The individual Configuration bit descriptions for the Configuration registers are shown in Table 24-2.

Note that address, 0xF80000, is beyond the user program memory space. It belongs to the configuration memory space (0x800000-0xFFFFFF), which can only be accessed using table reads and table writes.

To prevent inadvertent configuration changes during code execution, all programmable Configuration bits are write-once. After a bit is initially programmed during a power cycle, it cannot be written again. Changing a device configuration requires that power to the device be cycled.

The device Configuration register map is shown in Table 24-1.

| Address  | Name     | Bit 7                   | Bit 6                   | Bit 5                  | Bit 4  | Bit 3                | Bit 2                  | Bit 1   | Bit 0                |
|----------|----------|-------------------------|-------------------------|------------------------|--------|----------------------|------------------------|---------|----------------------|
| 0xF80000 | FBS      | —                       | _                       | —                      | —      |                      | BSS<2:0>               |         | BWRP                 |
| 0xF80002 | RESERVED | —                       | —                       | —                      | _      | —                    | —                      | _       | —                    |
| 0xF80004 | FGS      | —                       | _                       | —                      | _      | _                    | GSS<1:                 | 0>      | GWRP                 |
| 0xF80006 | FOSCSEL  | IESO                    | _                       | —                      | _      | _                    | FNOS                   | SC<2:0> |                      |
| 0xF80008 | FOSC     | FCKSN                   | /<1:0>                  | —                      | —      | _                    | OSCIOFNC               | POSCM   | D<1:0>               |
| 0xF8000A | FWDT     | FWDTEN                  | WINDIS                  | —                      | WDTPRE |                      | WDTPOST<               | 3:0>    |                      |
| 0xF8000C | FPOR     | —                       | ALTQIO                  | ALTSS1                 | _      | _                    | FPW                    | RT<2:0> |                      |
| 0xF8000E | FICD     | Reserved <sup>(1)</sup> | Reserved <sup>(1)</sup> | JTAGEN                 | _      |                      | —                      | ICS<    | 1:0>                 |
| 0xF80010 | FCMP     | —                       | _                       | CMPPOL1 <sup>(2)</sup> | HYST1  | <1:0> <sup>(2)</sup> | CMPPOL0 <sup>(2)</sup> | HYST04  | <1:0> <sup>(2)</sup> |

#### TABLE 24-1: DEVICE CONFIGURATION REGISTER MAP

**Legend:** — = unimplemented bit, read as '0'.

Note 1: These bits are reserved for use by development tools and must be programmed as '1'.

2: These bits are reserved on dsPIC33FJXXXGS406 devices and always read as '1'.

| TABLE 24-2: | ABLE 24-2: dsPIC33F CONFIGURATION BITS DESCRIPTION |                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit Field   | Register                                           | RTSP Effect                                                                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| BWRP        | FBS                                                | Immediate                                                                                                    | Boot Segment Program Flash Write Protection bit<br>1 = Boot segment can be written<br>0 = Boot segment is write-protected                                                                                                                                                                                                                                                                           |  |  |  |
| BSS<2:0>    | FBS                                                | Immediate                                                                                                    | Boot Segment Program Flash Code Protection Size bits<br>x11 = No boot program Flash segment                                                                                                                                                                                                                                                                                                         |  |  |  |
|             |                                                    |                                                                                                              | Boot space is 256 instruction words (except interrupt vectors)<br>110 = Standard security; boot program Flash segment ends at<br>0x0003FE<br>010 = High security; boot program Flash segment ends at<br>0x0003FE                                                                                                                                                                                    |  |  |  |
|             |                                                    |                                                                                                              | Boot space is 768 instruction words (except interrupt vectors)<br>101 = Standard security; boot program Flash segment ends at<br>0x0007FE<br>001 = High security; boot program Flash segment ends at                                                                                                                                                                                                |  |  |  |
|             |                                                    |                                                                                                              | 0x0007FE<br>Boot space is 1792 instruction words (except interrupt vectors)<br>100 = Standard security; boot program Flash segment ends at<br>0x000FFE<br>000 = High security; boot program Flash segment ends at<br>0x000FFE                                                                                                                                                                       |  |  |  |
| GSS<1:0>    | FGS                                                | Immediate                                                                                                    | General Segment Code-Protect bits<br>11 = User program memory is not code-protected<br>10 = Standard security<br>0x = High security                                                                                                                                                                                                                                                                 |  |  |  |
| GWRP        | FGS                                                | Immediate                                                                                                    | General Segment Write-Protect bit<br>1 = User program memory is not write-protected<br>0 = User program memory is write-protected                                                                                                                                                                                                                                                                   |  |  |  |
| IESO        | FOSCSEL                                            | Immediate                                                                                                    | <ul> <li>Two-speed Oscillator Start-up Enable bit</li> <li>1 = Start-up device with FRC, then automatically switch to the user-selected oscillator source when ready</li> <li>0 = Start-up device with user-selected oscillator source</li> </ul>                                                                                                                                                   |  |  |  |
| FNOSC<2:0>  | FOSCSEL                                            | If clock<br>switch is<br>enabled,<br>RTSP effect<br>is on any<br>device<br>Reset;<br>otherwise,<br>Immediate | Initial Oscillator Source Selection bits<br>111 = Internal Fast RC (FRC) oscillator with postscaler<br>110 = Internal Fast RC (FRC) oscillator with divide-by-16<br>101 = LPRC oscillator<br>100 = Secondary (LP) oscillator<br>011 = Primary (XT, HS, EC) oscillator with PLL<br>010 = Primary (XT, HS, EC) oscillator<br>001 = Internal Fast RC (FRC) oscillator with PLL<br>000 = FRC oscillator |  |  |  |
| FCKSM<1:0>  | FOSC                                               | Immediate                                                                                                    | Clock Switching Mode bits<br>1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled<br>01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled<br>00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled                                                                                                                                                   |  |  |  |
| OSCIOFNC    | FOSC                                               | Immediate                                                                                                    | OSC2 Pin Function bit (except in XT and HS modes)<br>1 = OSC2 is clock output<br>0 = OSC2 is general purpose digital I/O pin                                                                                                                                                                                                                                                                        |  |  |  |
| POSCMD<1:0> | FOSC                                               | Immediate                                                                                                    | Primary Oscillator Mode Select bits<br>11 = Primary oscillator disabled<br>10 = HS Crystal Oscillator mode<br>01 = XT Crystal Oscillator mode<br>00 = EC (External Clock) mode                                                                                                                                                                                                                      |  |  |  |

#### . –

| Bit Field    | Register | RTSP Effect | Description                                                                                                                                                                                                                                                                                                                          |
|--------------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FWDTEN       | FWDT     | Immediate   | <ul> <li>Watchdog Timer Enable bit</li> <li>1 = Watchdog Timer always enabled (LPRC oscillator cannot be disabled; clearing the SWDTEN bit in the RCON register will have no effect)</li> <li>0 = Watchdog Timer enabled/disabled by user software (LPRC can be disabled by clearing the SWDTEN bit in the RCON register)</li> </ul> |
| WINDIS       | FWDT     | Immediate   | Watchdog Timer Window Enable bit<br>1 = Watchdog Timer in Non-Window mode<br>0 = Watchdog Timer in Window mode                                                                                                                                                                                                                       |
| WDTPRE       | FWDT     | Immediate   | Watchdog Timer Prescaler bit<br>1 = 1:128<br>0 = 1:32                                                                                                                                                                                                                                                                                |
| WDTPOST<3:0> | FWDT     | Immediate   | Watchdog Timer Postscaler bits<br>1111 = 1:32,768<br>1110 = 1:16,384<br>0001 = 1:2<br>0000 = 1:1                                                                                                                                                                                                                                     |
| FPWRT<2:0>   | FPOR     | Immediate   | Power-on Reset Timer Value Select bits<br>111 = PWRT = 128 ms<br>110 = PWRT = 64 ms<br>101 = PWRT = 32 ms<br>100 = PWRT = 16 ms<br>011 = PWRT = 8 ms<br>010 = PWRT = 4 ms<br>001 = PWRT = 2 ms<br>000 = PWRT = Disabled                                                                                                              |
| JTAGEN       | FICD     | Immediate   | JTAG Enable bit<br>1 = JTAG is enabled<br>0 = JTAG is disabled                                                                                                                                                                                                                                                                       |
| ICS<1:0>     | FICD     | Immediate   | ICD Communication Channel Select Enable bits<br>11 = Communicate on PGEC1 and PGED1<br>10 = Communicate on PGEC2 and PGED2<br>01 = Communicate on PGEC3 and PGED3<br>00 = Reserved, do not use.                                                                                                                                      |
| ALTQIO       | FPOR     | Immediate   | Enable Alternate QEI1 pin bit<br>1 = QEA1, QEB1 and INDX1 are selected as inputs to QEI1<br>0 = AQEA1, AQEB1 and AINDX1 are selected as inputs to QEI1                                                                                                                                                                               |
| ALTSS1       | FPOR     | Immediate   | Enable Alternate $\overline{SS1}$ pin bit<br>1 = $\overline{ASS1}$ is selected as the I/O pin for SPI1<br>0 = $\overline{SS1}$ is selected as the I/O pin for SPI1                                                                                                                                                                   |
| CMPPOL0      | FCMP     | Immediate   | Comparator Hysteresis Polarity (for even numbered comparators)<br>1 = Hysteresis is applied to falling edge<br>0 = Hysteresis is applied to rising edge                                                                                                                                                                              |
| HYST0<1:0>   | FCMP     | Immediate   | Comparator Hysteresis Select<br>11 = 45 mV Hysteresis<br>10 = 30 mV Hysteresis<br>01 = 15 mV Hysteresis<br>00 = No Hysteresis                                                                                                                                                                                                        |

© 2009-2012 Microchip Technology Inc.

| Bit Field  | Register | RTSP Effect | Description                                                                                                                                            |
|------------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| CMPPOL1    | FCMP     | Immediate   | Comparator Hysteresis Polarity (for odd numbered comparators)<br>1 = Hysteresis is applied to falling edge<br>0 = Hysteresis is applied to rising edge |
| HYST1<1:0> | FCMP     | Immediate   | Comparator Hysteresis Select<br>11 = 45 mV Hysteresis<br>10 = 30 mV Hysteresis<br>01 = 15 mV Hysteresis<br>00 = No Hysteresis                          |

#### 24.2 On-Chip Voltage Regulator

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 devices power their core digital logic at a nominal 2.5V. This can create a conflict for designs that are required to operate at a higher typical voltage, such as 3.3V. To simplify system design, all devices in the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 families incorporate an on-chip regulator that allows the device to run its core logic from VDD.

The regulator provides power to the core from the other VDD pins. When the regulator is enabled, a low-ESR (less than 5 ohms) capacitor (such as tantalum or ceramic) must be connected to the VCAP pin (Figure 24-1). This helps to maintain the stability of the regulator. The recommended value for the filter capacitor is provided in Table 27-13 located in Section 27.1 "DC Characteristics".

| Note: | It is important for the low-ESR capacitor to<br>be placed as close as possible to the VCAP |
|-------|--------------------------------------------------------------------------------------------|
|       | pin.                                                                                       |

On a POR, it takes approximately 20 µs for the on-chip voltage regulator to generate an output voltage. During this time, designated as TSTARTUP, code execution is disabled. TSTARTUP is applied every time the device resumes operation after any power-down.

#### FIGURE 24-1: CONNECTIONS FOR THE ON-CHIP VOLTAGE REGULATOR<sup>(1,2,3)</sup>



#### 24.3 BOR: Brown-out Reset

The Brown-out Reset (BOR) module is based on an internal voltage reference circuit. The main purpose of the BOR module is to generate a device Reset when a brown-out condition occurs. Brown-out conditions are generally caused by glitches on the AC mains (for example, missing portions of the AC cycle waveform due to bad power transmission lines, or voltage sags due to excessive current draw when a large inductive load is turned on).

A BOR generates a Reset pulse, which resets the device. The BOR selects the clock source, based on the device Configuration bit values (FNOSC<2:0> and POSCMD<1:0>).

If an oscillator mode is selected, the BOR activates the Oscillator Start-up Timer (OST). The system clock is held until OST expires. If the PLL is used, the clock is held until the LOCK bit (OSCCON<5>) is '1'.

Concurrently, the PWRT time-out (TPWRT) is applied before the internal Reset is released. If TPWRT = 0 and a crystal oscillator is being used, then a nominal delay of TFSCM = 100 is applied. The total delay in this case is TFSCM.

The BOR Status bit (RCON<1>) is set to indicate that a BOR has occurred. The BOR circuit continues to operate while in Sleep or Idle modes and resets the device should VDD fall below the BOR threshold voltage.

#### 24.4 Watchdog Timer (WDT)

For dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 devices, the WDT is driven by the LPRC oscillator. When the WDT is enabled, the clock source is also enabled.

#### 24.4.1 PRESCALER/POSTSCALER

The nominal WDT clock source from LPRC is 32.767 kHz. This feeds a prescaler that can be configured for either 5-bit (divide-by-32) or 7-bit (divide-by-128) operation. The prescaler is set by the WDTPRE Configuration bit. With a 32.767 kHz input, the prescaler yields a nominal WDT time-out period (TwDT) of 1 ms in 5-bit mode, or 4 ms in 7-bit mode.

A variable postscaler divides down the WDT prescaler output and allows for a wide range of time-out periods. The postscaler is controlled by the WDTPOST<3:0> Configuration bits (FWDT<3:0>) which allow the selection of 16 settings, from 1:1 to 1:32,768. Using the prescaler and postscaler, time-out periods ranging from 1 ms to 131 seconds can be achieved. The WDT, prescaler and postscaler are reset:

- · On any device Reset
- On the completion of a clock switch, whether invoked by software (i.e., setting the OSWEN bit after changing the NOSC bits) or by hardware (i.e., Fail-Safe Clock Monitor)
- When a PWRSAV instruction is executed (i.e., Sleep or Idle mode is entered)
- When the device exits Sleep or Idle mode to resume normal operation
- By a CLRWDT instruction during normal execution

Note: The CLRWDT and PWRSAV instructions clear the prescaler and postscaler counts when executed.

#### 24.4.2 SLEEP AND IDLE MODES

If the WDT is enabled, it will continue to run during Sleep or Idle modes. When the WDT time-out occurs, the WDT will wake the device and code execution will continue from where the PWRSAV instruction was executed. The corresponding SLEEP or IDLE bits (RCON<3:2>) will need to be cleared in software after the device wakes up.

#### 24.4.3 ENABLING WDT

The WDT is enabled or disabled by the FWDTEN Configuration bit in the FWDT Configuration register. When the FWDTEN Configuration bit is set, the WDT is always enabled.

The WDT can be optionally controlled in software when the FWDTEN Configuration bit has been programmed to '0'. The WDT is enabled in software by setting the SWDTEN control bit (RCON<5>). The SWDTEN control bit is cleared on any device Reset. The software WDT option allows the user application to enable the WDT for critical code segments and disable the WDT during non-critical segments for maximum power savings.

| Note: | If the WINDIS bit (FWDT<6>) is cleared,     |
|-------|---------------------------------------------|
|       | the CLRWDT instruction should be executed   |
|       | by the application software only during the |
|       | last 1/4 of the WDT period. This CLRWDT     |
|       | window can be determined by using a timer.  |
|       | If a CLRWDT instruction is executed before  |
|       | this window, a WDT Reset occurs.            |

The WDT flag bit, WDTO (RCON<4>), is not automatically cleared following a WDT time-out. To detect subsequent WDT events, the flag must be cleared in software.



#### FIGURE 24-2: WDT BLOCK DIAGRAM

#### 24.5 JTAG Interface

dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices implement a JTAG interface, which supports boundary scan device testing, as well as in-circuit programming. Detailed information on this interface will be provided in future revisions of the document.

#### 24.6 In-Circuit Serial Programming

dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 family digital signal controllers can be serially programmed while in the end application circuit. This is done with two lines for clock and data and three other lines for power, ground and the programming sequence. Serial programming allows customers to manufacture boards with unprogrammed devices and then program the digital signal controller just before shipping the product. Serial programming also allows the most recent firmware or a custom firmware to be programmed. Refer to the "dsPIC33F/PIC24H Flash Programming Specification" (DS70152) for details about In-Circuit Serial Programming (ICSP).

Any of the three pairs of programming clock/data pins can be used:

- PGEC1 and PGED1
- PGEC2 and PGED2
- PGEC3 and PGED3

#### 24.7 In-Circuit Debugger

When MPLAB ICD 3 is selected as a debugger, the incircuit debugging functionality is enabled. This function allows simple debugging functions when used with MPLAB IDE. Debugging functionality is controlled through the EMUCx (Emulation/Debug Clock) and EMUDx (Emulation/Debug Data) pin functions.

Any of the three pairs of debugging clock/data pins can be used:

- PGEC1 and PGED1
- PGEC2 and PGED2
- PGEC3 and PGED3

To use the in-circuit debugger function of the device, the design must implement ICSP connections to MCLR, VDD, VSS, PGECx, PGEDx and the EMUDx/ EMUCx pin pair. In addition, when the feature is enabled, some of the resources are not available for general use. These resources include the first 80 bytes of data RAM and two I/O pins.

#### 24.8 Code Protection and CodeGuard™ Security

The dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 devices offer the intermediate implementation of CodeGuard<sup>™</sup> Security. CodeGuard Security enables multiple parties to securely share resources (memory, interrupts and peripherals) on a single chip. This feature helps protect individual Intellectual Property in collaborative system designs.

When coupled with software encryption libraries, CodeGuard<sup>™</sup> Security can be used to securely update Flash even when multiple IPs reside on a single chip. The code protection features are controlled by the Configuration registers: FBS and FGS.

Secure segment and RAM protection is not implemented in dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices.

| Note: | Refer to                                | Section | 23.  | "Code | Guard™   |
|-------|-----------------------------------------|---------|------|-------|----------|
|       | Security"                               | (DS70   | 199) | for   | further  |
|       | information on usage, configuration and |         |      |       | tion and |
|       | operation of CodeGuard Security.        |         |      |       |          |

#### TABLE 24-3: CODE FLASH SECURITY SEGMENT SIZES FOR 64K BYTE DEVICES

| BSS<2:0> = x11 0K                        | BSS<2:0> = x10 1K                                                                               | BSS<2:0> = x01 4K                                                                                               | BSS<2:0> = x00 8K                                                                                    |
|------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| VS = 256 IW 00000h<br>0001FEh<br>000200h | VS = 256 IW         000000h           0001FEh         000200h           0007FEh         000800h | VS = 256 IW         000000h<br>0001FEh           BS = 3840 IW         000200h           001FFEh         002000h | VS = 256 IW         000000h<br>0001FEh<br>000200h           BS = 7936 IW         0003FFEh<br>004000h |
| GS = 21760 IW                            | GS = 20992 IW                                                                                   | GS = 17920 IW                                                                                                   | GS = 13824 IW                                                                                        |
| 00ABFEh                                  | 00ABFEh                                                                                         | 00ABFEh                                                                                                         | 00ABFEh                                                                                              |

#### TABLE 24-4: CODE FLASH SECURITY SEGMENT SIZES FOR 32K BYTE DEVICES

| BSS<2:0> = x11 0K                        | BSS<2:0> = x10 1K                                                       | BSS<2:0> = x01 4K                                                                                  | BSS<2:0> = x00 8K                                                  |
|------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| VS = 256 IW 00000h<br>0001FEh<br>000200h | VS = 256 IW         000000h<br>0001FEh<br>000200h<br>0007FEh<br>000800h | VS = 256 IW         000000h<br>0001FEh<br>000200h           BS = 3840 IW         001FFEh<br>00200h | VS = 256 IW         000000h           BS = 7936 IW         000200h |
| GS = 11008 IW 0057FEh                    | GS = 10240 IW 0057FEh                                                   | GS = 7168 IW 0057FEh                                                                               | 003FFEh<br>004000h<br>0057FEh                                      |
| 00ABFEh                                  | 00ABFEh                                                                 | 00ABFEh                                                                                            | 00ABFEh                                                            |

#### 25.0 INSTRUCTION SET SUMMARY

Note: This data sheet summarizes the features of the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the "dsPIC33F/PIC24H Family Reference Manual". Please see the Microchip web site (www.microchip.com) for the latest "dsPIC33F/PIC24H Family Reference Manual" sections.

The dsPIC33F instruction set is identical to that of the dsPIC30F.

Most instructions are a single program memory word (24 bits). Only three instructions require two program memory locations.

Each single-word instruction is a 24-bit word, divided into an 8-bit opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction.

The instruction set is highly orthogonal and is grouped into five basic categories:

- Word or byte-oriented operations
- · Bit-oriented operations
- · Literal operations
- DSP operations
- · Control operations

Table 25-1shows the general symbols used indescribing the instructions.

The dsPIC33F instruction set summary in Table 25-2 lists all the instructions, along with the status flags affected by each instruction.

Most word or byte-oriented W register instructions (including barrel shift instructions) have three operands:

- The first source operand, which is typically a register 'Wb' without any address modifier
- The second source operand, which is typically a register 'Ws' with or without an address modifier
- The destination of the result, which is typically a register 'Wd' with or without an address modifier

However, word or byte-oriented file register instructions have two operands:

- The file register specified by the value, 'f'
- The destination, which could be either the file register, 'f', or the W0 register, which is denoted as 'WREG'

Most bit-oriented instructions (including simple rotate/shift instructions) have two operands:

- The W register (with or without an address modifier) or file register (specified by the value of 'Ws' or 'f')
- The bit in the W register or file register (specified by a literal value or indirectly by the contents of register 'Wb')

The literal instructions that involve data movement can use some of the following operands:

- A literal value to be loaded into a W register or file register (specified by 'k')
- The W register or file register where the literal value is to be loaded (specified by 'Wb' or 'f')

However, literal instructions that involve arithmetic or logical operations use some of the following operands:

- The first source operand, which is a register 'Wb' without any address modifier
- The second source operand, which is a literal value
- The destination of the result (only if not the same as the first source operand), which is typically a register 'Wd' with or without an address modifier

The MAC class of DSP instructions can use some of the following operands:

- The accumulator (A or B) to be used (required operand)
- The W registers to be used as the two operands
- · The X and Y address space prefetch operations
- · The X and Y address space prefetch destinations
- The accumulator write-back destination

The other DSP instructions do not involve any multiplication and can include:

- The accumulator to be used (required)
- The source or destination operand (designated as Wso or Wdo, respectively) with or without an address modifier
- The amount of shift specified by a W register, 'Wn', or a literal value

The control instructions can use some of the following operands:

- A program memory address
- The mode of the table read and table write instructions

Most instructions are a single word. Certain double-word instructions are designed to provide all the required information in these 48 bits. In the second word, the 8 MSbs are '0's. If this second word is executed as an instruction (by itself), it will execute as a NOP.

The double-word instructions execute in two instruction cycles.

Most single-word instructions are executed in a single instruction cycle, unless a conditional test is true, or the program counter is changed as a result of the instruction. In these cases, the execution takes two instruction cycles with the additional instruction cycle(s) executed as a NOP. Notable exceptions are the BRA (unconditional/computed branch), indirect CALL/GOTO, all table reads and writes and RETURN/RETFIE instructions, which are single-word instructions but take two or three cycles. Certain instructions that involve skipping over the subsequent instruction require either two or three cycles if the skip is performed, depending on whether the instruction being skipped is a single-word or two-word instruction. Moreover, double-word moves require two cycles.

| Note: | For more details on the instruction set, |
|-------|------------------------------------------|
|       | refer to the "16-bit MCU and DSC         |
|       | Programmer's Reference Manual"           |
|       | (DS70157).                               |

| Field           | Description                                                                          |  |  |
|-----------------|--------------------------------------------------------------------------------------|--|--|
| #text           | Means "literal defined by text"                                                      |  |  |
| (text)          | Means "content of text"                                                              |  |  |
| [text]          | Means "the location addressed by text"                                               |  |  |
| { }             | Optional field or operation                                                          |  |  |
| <n:m></n:m>     | Register bit field                                                                   |  |  |
| .b              | Byte mode selection                                                                  |  |  |
| .d              | Double-Word mode selection                                                           |  |  |
| .S              | Shadow register select                                                               |  |  |
| .w              | Word mode selection (default)                                                        |  |  |
| Acc             | One of two accumulators {A, B}                                                       |  |  |
| AWB             | Accumulator Write-Back Destination Address register ∈ {W13, [W13]+ = 2}              |  |  |
| bit4            | 4-bit bit selection field (used in word-addressed instructions) ∈ {015}              |  |  |
| C, DC, N, OV, Z | MCU Status bits: Carry, Digit Carry, Negative, Overflow, Sticky Zero                 |  |  |
| Expr            | Absolute address, label or expression (resolved by the linker)                       |  |  |
| f               | File register address ∈ {0x00000x1FFF}                                               |  |  |
| lit1            | 1-bit unsigned literal ∈ {0,1}                                                       |  |  |
| lit4            | 4-bit unsigned literal ∈ {015}                                                       |  |  |
| lit5            | 5-bit unsigned literal ∈ {031}                                                       |  |  |
| lit8            | 8-bit unsigned literal ∈ {0255}                                                      |  |  |
| lit10           | 10-bit unsigned literal ∈ {0255} for Byte mode, {0:1023} for Word mode               |  |  |
| lit14           | 14-bit unsigned literal ∈ {016384}                                                   |  |  |
| lit16           | 16-bit unsigned literal ∈ {065535}                                                   |  |  |
| lit23           | 23-bit unsigned literal ∈ {08388608}; LSb must be '0'                                |  |  |
| None            | Field does not require an entry, can be blank                                        |  |  |
| OA, OB, SA, SB  | DSP Status bits: ACCA Overflow, ACCB Overflow, ACCA Saturate, ACCB Saturate          |  |  |
| PC              | Program Counter                                                                      |  |  |
| Slit10          | 10-bit signed literal ∈ {-512511}                                                    |  |  |
| Slit16          | 16-bit signed literal ∈ {-3276832767}                                                |  |  |
| Slit6           | 6-bit signed literal ∈ {-1616}                                                       |  |  |
| Wb              | Base W register ∈ {W0W15}                                                            |  |  |
| Wd              | Destination W register ∈ { Wd, [Wd], [Wd++], [Wd], [++Wd], [Wd] }                    |  |  |
| Wdo             | Destination W register ∈<br>{ Wnd, [Wnd], [Wnd++], [Wnd], [++Wnd], [Wnd], [Wnd+Wb] } |  |  |
| Wm,Wn           | Dividend, Divisor Working register pair (Direct Addressing)                          |  |  |

TABLE 25-1: SYMBOLS USED IN OPCODE DESCRIPTIONS

| Field | Description                                                                                                                                                                                                                                                          |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Wm*Wm | Multiplicand and Multiplier Working register pair for Square instructions ∈ {W4 * W4,W5 * W5,W6 * W6,W7 * W7}                                                                                                                                                        |
| Wm*Wn | Multiplicand and Multiplier Working register pair for DSP instructions ∈ {W4 * W5,W4 * W6,W4 * W7,W5 * W6,W5 * W7,W6 * W7}                                                                                                                                           |
| Wn    | One of 16 Working registers ∈ {W0W15}                                                                                                                                                                                                                                |
| Wnd   | One of 16 Destination Working registers ∈ {W0W15}                                                                                                                                                                                                                    |
| Wns   | One of 16 Source Working registers ∈ {W0W15}                                                                                                                                                                                                                         |
| WREG  | W0 (Working register used in file register instructions)                                                                                                                                                                                                             |
| Ws    | Source W register ∈ { Ws, [Ws], [Ws++], [Ws], [++Ws], [Ws] }                                                                                                                                                                                                         |
| Wso   | Source W register ∈<br>{ Wns, [Wns], [Wns++], [Wns], [++Wns], [Wns], [Wns+Wb] }                                                                                                                                                                                      |
| Wx    | X Data Space Prefetch Address register for DSP instructions<br>∈ {[W8] + = 6, [W8] + = 4, [W8] + = 2, [W8], [W8] - = 6, [W8] - = 4, [W8] - = 2,<br>[W9] + = 6, [W9] + = 4, [W9] + = 2, [W9], [W9] - = 6, [W9] - = 4, [W9] - = 2,<br>[W9 + W12], none}                |
| Wxd   | X Data Space Prefetch Destination register for DSP instructions ∈ {W4W7}                                                                                                                                                                                             |
| Wy    | Y Data Space Prefetch Address register for DSP instructions<br>∈ {[W10] + = 6, [W10] + = 4, [W10] + = 2, [W10], [W10] - = 6, [W10] - = 4, [W10] - = 2,<br>[W11] + = 6, [W11] + = 4, [W11] + = 2, [W11], [W11] - = 6, [W11] - = 4, [W11] - = 2,<br>[W11 + W12], none} |
| Wyd   | Y Data Space Prefetch Destination register for DSP instructions ∈ {W4W7}                                                                                                                                                                                             |

#### TABLE 25-1: SYMBOLS USED IN OPCODE DESCRIPTIONS (CONTINUED)

| Base<br>Instr<br># | Assembly<br>Mnemonic |       | Assembly Syntax | Description                              | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|--------------------|----------------------|-------|-----------------|------------------------------------------|---------------|----------------|--------------------------|
| 1                  | ADD                  | ADD   | Acc             | Add Accumulators                         | 1             | 1              | OA,OB,SA,SE              |
|                    |                      | ADD   | f               | f = f + WREG                             | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD   | f,WREG          | WREG = f + WREG                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD   | #lit10,Wn       | Wd = lit10 + Wd                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD   | Wb,Ws,Wd        | Wd = Wb + Ws                             | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD   | Wb,#lit5,Wd     | Wd = Wb + lit5                           | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD   | Wso,#Slit4,Acc  | 16-Bit Signed Add to Accumulator         | 1             | 1              | OA,OB,SA,SE              |
| 2                  | ADDC                 | ADDC  | f               | f = f + WREG + (C)                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC  | f,WREG          | WREG = $f + WREG + (C)$                  | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC  | #lit10,Wn       | Wd = lit10 + Wd + (C)                    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC  | Wb,Ws,Wd        | Wd = Wb + Ws + (C)                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC  | Wb,#lit5,Wd     | Wd = Wb + lit5 + (C)                     | 1             | 1              | C,DC,N,OV,Z              |
| 3                  | AND                  | AND   | f               | f = f .AND. WREG                         | 1             | 1              | N,Z                      |
|                    |                      | AND   | f,WREG          | WREG = f .AND. WREG                      | 1             | 1              | N,Z                      |
|                    |                      | AND   | #lit10,Wn       | Wd = lit10 .AND. Wd                      | 1             | 1              | N,Z                      |
|                    |                      | AND   | Wb,Ws,Wd        | Wd = Wb .AND. Ws                         | 1             | 1              | N,Z                      |
|                    |                      | AND   | Wb,#lit5,Wd     | Wd = Wb .AND. lit5                       | 1             | 1              | N,Z                      |
| 4                  | ASR                  | ASR   | f               | f = Arithmetic Right Shift f             | 1             | 1              | C,N,OV,Z                 |
|                    | non                  | ASR   | f,WREG          | WREG = Arithmetic Right Shift f          | 1             | 1              | C,N,OV,Z                 |
|                    |                      | ASR   | Ws,Wd           | Wd = Arithmetic Right Shift Ws           | 1             | 1              | C,N,OV,Z                 |
|                    |                      | ASR   | Wb,Wns,Wnd      | Wnd = Arithmetic Right Shift Wb by Wns   | 1             | 1              | N,Z                      |
|                    |                      | ASR   | Wb,#lit5,Wnd    | Wind = Arithmetic Right Shift Wb by Wils | 1             | 1              | N,Z                      |
| 5                  | BCLR                 | BCLR  | f,#bit4         | Bit Clear f                              | 1             | 1              | None                     |
| 0                  | BCEK                 | BCLR  | Ws,#bit4        | Bit Clear Ws                             | 1             | 1              | None                     |
| 6                  | BRA                  | BRA   | C,Expr          | Branch if Carry                          | 1             | 1 (2)          | None                     |
| 0                  | DIA                  | BRA   | -               | Branch if Greater Than or Equal          | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | GE, Expr        | Branch if Unsigned Greater Than or Equal | 1             | 1 (2)          | None                     |
|                    |                      |       | GEU, Expr       | Branch if Greater Than                   |               |                | None                     |
|                    |                      | BRA   | GT, Expr        |                                          | 1             | 1 (2)          |                          |
|                    |                      | BRA   | GTU, Expr       | Branch if Unsigned Greater Than          | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | LE,Expr         | Branch if Less Than or Equal             | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | LEU,Expr        | Branch if Unsigned Less Than or Equal    | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | LT,Expr         | Branch if Less Than                      | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | LTU,Expr        | Branch if Unsigned Less Than             | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | N,Expr          | Branch if Negative                       | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | NC,Expr         | Branch if Not Carry                      | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | NN, Expr        | Branch if Not Negative                   | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | NOV, Expr       | Branch if Not Overflow                   | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | NZ,Expr         | Branch if Not Zero                       | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | OA,Expr         | Branch if Accumulator A Overflow         | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | OB,Expr         | Branch if Accumulator B Overflow         | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | OV,Expr         | Branch if Overflow                       | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | SA,Expr         | Branch if Accumulator A Saturated        | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | SB,Expr         | Branch if Accumulator B Saturated        | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | Expr            | Branch Unconditionally                   | 1             | 2              | None                     |
|                    |                      | BRA   | Z,Expr          | Branch if Zero                           | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | Wn              | Computed Branch                          | 1             | 2              | None                     |
| 7                  | BSET                 | BSET  | f,#bit4         | Bit Set f                                | 1             | 1              | None                     |
|                    |                      | BSET  | Ws,#bit4        | Bit Set Ws                               | 1             | 1              | None                     |
| 8                  | BSW                  | BSW.C | Ws,Wb           | Write C bit to Ws <wb></wb>              | 1             | 1              | None                     |
|                    |                      | BSW.Z | Ws,Wb           | Write Z bit to Ws <wb></wb>              | 1             | 1              | None                     |
| 9                  | BTG                  | BTG   | f,#bit4         | Bit Toggle f                             | 1             | 1              | None                     |
|                    |                      | BTG   | Ws,#bit4        | Bit Toggle Ws                            | 1             | 1              | None                     |

#### TABLE 25-2: INSTRUCTION SET OVERVIEW

### dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

| Base<br>Instr<br># | Assembly<br>Mnemonic |         | Assembly Syntax               | Description                                             | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|--------------------|----------------------|---------|-------------------------------|---------------------------------------------------------|---------------|----------------|--------------------------|
| 10                 | BTSC                 | BTSC    | f,#bit4                       | Bit Test f, Skip if Clear                               | 1             | 1<br>(2 or 3)  | None                     |
|                    |                      | BTSC    | Ws,#bit4                      | Bit Test Ws, Skip if Clear                              | 1             | 1<br>(2 or 3)  | None                     |
| 11                 | BTSS                 | BTSS    | f,#bit4                       | Bit Test f, Skip if Set                                 | 1             | 1<br>(2 or 3)  | None                     |
|                    |                      | BTSS    | Ws,#bit4                      | Bit Test Ws, Skip if Set                                | 1             | 1<br>(2 or 3)  | None                     |
| 12                 | BTST                 | BTST    | f,#bit4                       | Bit Test f                                              | 1             | 1              | Z                        |
|                    |                      | BTST.C  | Ws,#bit4                      | Bit Test Ws to C                                        | 1             | 1              | С                        |
|                    |                      | BTST.Z  | Ws,#bit4                      | Bit Test Ws to Z                                        | 1             | 1              | Z                        |
|                    |                      | BTST.C  | Ws,Wb                         | Bit Test Ws <wb> to C</wb>                              | 1             | 1              | С                        |
|                    |                      | BTST.Z  | Ws,Wb                         | Bit Test Ws <wb> to Z</wb>                              | 1             | 1              | Z                        |
| 13                 | BTSTS                | BTSTS   | f,#bit4                       | Bit Test then Set f                                     | 1             | 1              | Z                        |
|                    |                      | BTSTS.C | Ws,#bit4                      | Bit Test Ws to C, then Set                              | 1             | 1              | С                        |
|                    |                      | BTSTS.Z | Ws,#bit4                      | Bit Test Ws to Z, then Set                              | 1             | 1              | Z                        |
| 14                 | CALL                 | CALL    | lit23                         | Call Subroutine                                         | 2             | 2              | None                     |
|                    |                      | CALL    | Wn                            | Call Indirect Subroutine                                | 1             | 2              | None                     |
| 15                 | CLR                  | CLR     | f                             | f = 0x0000                                              | 1             | 1              | None                     |
|                    |                      | CLR     | WREG                          | WREG = 0x0000                                           | 1             | 1              | None                     |
|                    |                      | CLR     | Ws                            | Ws = 0x0000                                             | 1             | 1              | None                     |
|                    |                      | CLR     | Acc, Wx, Wxd, Wy, Wyd, AWB    | Clear Accumulator                                       | 1             | 1              | OA,OB,SA,SE              |
| 16                 | CLRWDT               | CLRWDT  | 100, 11, 114, 1, 1, 1, 4, 110 | Clear Watchdog Timer                                    | 1             | 1              | WDTO,Sleep               |
| 17                 | COM                  | COM     | f                             | $f = \bar{f}$                                           | 1             | 1              | N,Z                      |
| 17                 | COM                  |         |                               | WREG = $\overline{f}$                                   | 1             |                |                          |
|                    |                      | COM     | f,WREG                        |                                                         | +             | 1              | N,Z                      |
| 10                 |                      | COM     | Ws,Wd                         |                                                         | 1             | 1              | N,Z                      |
| 18                 | CP                   | CP      | f                             | Compare f with WREG                                     | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | CP      | Wb,#lit5                      | Compare Wb with lit5                                    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | CP      | Wb,Ws                         | Compare Wb with Ws (Wb – Ws)                            | 1             | 1              | C,DC,N,OV,Z              |
| 19                 | CPO                  | CPO     | f                             | Compare f with 0x0000                                   | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | CPO     | Ws                            | Compare Ws with 0x0000                                  | 1             | 1              | C,DC,N,OV,Z              |
| 20                 | CPB                  | CPB     | f                             | Compare f with WREG, with Borrow                        | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | CPB     | Wb,#lit5                      | Compare Wb with lit5, with Borrow                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | CPB     | Wb,Ws                         | Compare Wb <u>with</u> Ws, with Borrow<br>(Wb – Ws – C) | 1             | 1              | C,DC,N,OV,Z              |
| 21                 | CPSEQ                | CPSEQ   | Wb, Wn                        | Compare Wb with Wn, Skip if =                           | 1             | 1<br>(2 or 3)  | None                     |
| 22                 | CPSGT                | CPSGT   | Wb, Wn                        | Compare Wb with Wn, Skip if >                           | 1             | 1<br>(2 or 3)  | None                     |
| 23                 | CPSLT                | CPSLT   | Wb, Wn                        | Compare Wb with Wn, Skip if <                           | 1             | 1<br>(2 or 3)  | None                     |
| 24                 | CPSNE                | CPSNE   | Wb, Wn                        | Compare Wb with Wn, Skip if ≠                           | 1             | 1<br>(2 or 3)  | None                     |
| 25                 | DAW                  | DAW     | Wn                            | Wn = Decimal Adjust Wn                                  | 1             | 1              | С                        |
| 26                 | DEC                  | DEC     | f                             | f = f - 1                                               | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | DEC     | f,WREG                        | WREG = f – 1                                            | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | DEC     | Ws,Wd                         | Wd = Ws - 1                                             | 1             | 1              | C,DC,N,OV,Z              |
| 27                 | DEC2                 | DEC2    | f                             | f = f - 2                                               | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | DEC2    | f,WREG                        | WREG = f – 2                                            | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | DEC2    | Ws,Wd                         | Wd = Ws - 2                                             | 1             | 1              | C,DC,N,OV,Z              |
| 28                 | DISI                 | DISI    | #lit14                        | Disable Interrupts for k Instruction Cycles             | 1             | 1              | None                     |

#### TABLE 25-2: INSTRUCTION SET OVERVIEW (CONTINUED)

| Base<br>Instr<br># | Assembly<br>Mnemonic |        | Assembly Syntax                     | Description                            | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|--------------------|----------------------|--------|-------------------------------------|----------------------------------------|---------------|----------------|--------------------------|
| 29                 | DIV                  | DIV.S  | Wm,Wn                               | Signed 16/16-bit Integer Divide        | 1             | 18             | N,Z,C,OV                 |
|                    |                      | DIV.SD | Wm,Wn                               | Signed 32/16-bit Integer Divide        | 1             | 18             | N,Z,C,OV                 |
|                    |                      | DIV.U  | Wm,Wn                               | Unsigned 16/16-bit Integer Divide      | 1             | 18             | N,Z,C,OV                 |
|                    |                      | DIV.UD | Wm,Wn                               | Unsigned 32/16-bit Integer Divide      | 1             | 18             | N,Z,C,OV                 |
| 30                 | DIVF                 | DIVF   | Wm,Wn                               | Signed 16/16-bit Fractional Divide     | 1             | 18             | N,Z,C,OV                 |
| 31                 | DO                   | DO     | #lit14,Expr                         | Do code to PC + Expr, lit14 + 1 times  | 2             | 2              | None                     |
|                    |                      | DO     | Wn,Expr                             | Do code to PC + Expr, (Wn) + 1 times   | 2             | 2              | None                     |
| 32                 | ED                   | ED     | Wm*Wm,Acc,Wx,Wy,Wxd                 | Euclidean Distance (no accumulate)     | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
| 33                 | EDAC                 | EDAC   | Wm*Wm,Acc,Wx,Wy,Wxd                 | Euclidean Distance                     | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
| 34                 | EXCH                 | EXCH   | Wns,Wnd                             | Swap Wns with Wnd                      | 1             | 1              | None                     |
| 35                 | FBCL                 | FBCL   | Ws,Wnd                              | Find Bit Change from Left (MSb) Side   | 1             | 1              | С                        |
| 36                 | FF1L                 | FF1L   | Ws,Wnd                              | Find First One from Left (MSb) Side    | 1             | 1              | С                        |
| 37                 | FF1R                 | FF1R   | Ws,Wnd                              | Find First One from Right (LSb) Side   | 1             | 1              | С                        |
| 38                 | GOTO                 | GOTO   | Expr                                | Go to Address                          | 2             | 2              | None                     |
|                    |                      | GOTO   | Wn                                  | Go to Indirect                         | 1             | 2              | None                     |
| 39                 | INC                  | INC    | f                                   | f = f + 1                              | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | INC    | f,WREG                              | WREG = f + 1                           | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | INC    | Ws,Wd                               | Wd = Ws + 1                            | 1             | 1              | C,DC,N,OV,Z              |
| 40                 | INC2                 | INC2   | f                                   | f = f + 2                              | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | INC2   | f,WREG                              | WREG = f + 2                           | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | INC2   | Ws,Wd                               | Wd = Ws + 2                            | 1             | 1              | C,DC,N,OV,Z              |
| 41                 | IOR                  | IOR    | f                                   | f = f .IOR. WREG                       | 1             | 1              | N,Z                      |
|                    |                      | IOR    | f,WREG                              | WREG = f .IOR. WREG                    | 1             | 1              | N,Z                      |
|                    |                      | IOR    | #lit10,Wn                           | Wd = lit10 .IOR. Wd                    | 1             | 1              | N,Z                      |
|                    |                      | IOR    | Wb,Ws,Wd                            | Wd = Wb .IOR. Ws                       | 1             | 1              | N,Z                      |
|                    |                      | IOR    | Wb,#lit5,Wd                         | Wd = Wb .IOR. lit5                     | 1             | 1              | N,Z                      |
| 42                 | LAC                  | LAC    | Wso,#Slit4,Acc                      | Load Accumulator                       | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
| 43                 | LNK                  | LNK    | #lit14                              | Link Frame Pointer                     | 1             | 1              | None                     |
| 44                 | LSR                  | LSR    | f                                   | f = Logical Right Shift f              | 1             | 1              | C,N,OV,Z                 |
|                    |                      | LSR    | f,WREG                              | WREG = Logical Right Shift f           | 1             | 1              | C,N,OV,Z                 |
|                    |                      | LSR    | Ws,Wd                               | Wd = Logical Right Shift Ws            | 1             | 1              | C,N,OV,Z                 |
|                    |                      | LSR    | Wb,Wns,Wnd                          | Wnd = Logical Right Shift Wb by Wns    | 1             | 1              | N,Z                      |
|                    |                      | LSR    | Wb,#lit5,Wnd                        | Wnd = Logical Right Shift Wb by lit5   | 1             | 1              | N,Z                      |
| 45                 | MAC                  | MAC    | Wm*Wn,Acc,Wx,Wxd,Wy,Wyd<br>,<br>AWB | Multiply and Accumulate                | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | MAC    | Wm*Wm,Acc,Wx,Wxd,Wy,Wyd             | Square and Accumulate                  | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
| 46                 | MOV                  | MOV    | f,Wn                                | Move f to Wn                           | 1             | 1              | None                     |
|                    |                      | MOV    | f                                   | Move f to f                            | 1             | 1              | N,Z                      |
|                    |                      | MOV    | f,WREG                              | Move f to WREG                         | 1             | 1              | None                     |
|                    |                      | MOV    | #lit16,Wn                           | Move 16-Bit Literal to Wn              | 1             | 1              | None                     |
|                    |                      | MOV.b  | #lit8,Wn                            | Move 8-Bit Literal to Wn               | 1             | 1              | None                     |
|                    |                      | MOV    | Wn,f                                | Move Wn to f                           | 1             | 1              | None                     |
|                    |                      | MOV    | Wso,Wdo                             | Move Ws to Wd                          | 1             | 1              | None                     |
|                    |                      | MOV    | WREG, f                             | Move WREG to f                         | 1             | 1              | None                     |
|                    |                      | MOV.D  | Wns,Wd                              | Move Double from W(ns):W(ns + 1) to Wd | 1             | 2              | None                     |
|                    |                      | MOV.D  | Ws,Wnd                              | Move Double from Ws to W(nd + 1):W(nd) | 1             | 2              | None                     |
| 47                 | MOVSAC               | MOVSAC | Acc,Wx,Wxd,Wy,Wyd,AWB               | Prefetch and Store Accumulator         | 1             | 1              | None                     |

#### TABLE 25-2: INSTRUCTION SET OVERVIEW (CONTINUED)

### dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

| Base<br>Instr<br># | Assembly<br>Mnemonic |                   | Assembly Syntax                     | Description                                         | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|--------------------|----------------------|-------------------|-------------------------------------|-----------------------------------------------------|---------------|----------------|--------------------------|
| 48                 | MPY                  | MPY<br>Wm*Wn,Ac   | cc,Wx,Wxd,Wy,Wyd                    | Multiply Wm by Wn to Accumulator                    | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | MPY<br>Wm*Wm,Ad   | cc,Wx,Wxd,Wy,Wyd                    | Square Wm to Accumulator                            | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
| 49                 | MPY.N                | MPY.N<br>Wm*Wn,Ad | cc,Wx,Wxd,Wy,Wyd                    | -(Multiply Wm by Wn) to Accumulator                 | 1             | 1              | None                     |
| 50                 | MSC                  | MSC               | Wm*Wm,Acc,Wx,Wxd,Wy,Wyd<br>,<br>AWB | Multiply and Subtract from Accumulator              | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
| 51                 | MUL                  | MUL.SS            | Wb,Ws,Wnd                           | {Wnd + 1, Wnd} = signed(Wb) * signed(Ws)            | 1             | 1              | None                     |
|                    |                      | MUL.SU            | Wb,Ws,Wnd                           | {Wnd + 1, Wnd} = signed(Wb) * unsigned(Ws)          | 1             | 1              | None                     |
|                    |                      | MUL.US            | Wb,Ws,Wnd                           | {Wnd + 1, Wnd} = unsigned(Wb) * signed(Ws)          | 1             | 1              | None                     |
|                    |                      | MUL.UU            | Wb,Ws,Wnd                           | {Wnd + 1, Wnd} = unsigned(Wb) *<br>unsigned(Ws)     | 1             | 1              | None                     |
|                    |                      | MUL.SU            | Wb,#lit5,Wnd                        | {Wnd + 1, Wnd} = signed(Wb) * unsigned(lit5)        | 1             | 1              | None                     |
|                    |                      | MUL.UU            | Wb,#lit5,Wnd                        | {Wnd + 1, Wnd} = unsigned(Wb) *<br>unsigned(lit5)   | 1             | 1              | None                     |
|                    |                      | MUL               | f                                   | W3:W2 = f * WREG                                    | 1             | 1              | None                     |
| 52                 | NEG                  | NEG               | Acc                                 | Negate Accumulator                                  | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | NEG               | f                                   | $f = \overline{f} + 1$                              | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | NEG               | f,WREG                              | WREG = $\overline{f}$ + 1                           | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | NEG               | Ws,Wd                               | $Wd = \overline{Ws} + 1$                            | 1             | 1              | C,DC,N,OV,Z              |
| 53                 | NOP                  | NOP               |                                     | No Operation                                        | 1             | 1              | None                     |
|                    |                      | NOPR              |                                     | No Operation                                        | 1             | 1              | None                     |
| 54                 | POP                  | POP               | f                                   | Pop f from Top-of-Stack (TOS)                       | 1             | 1              | None                     |
|                    |                      | POP               | Wdo                                 | Pop from Top-of-Stack (TOS) to Wdo                  | 1             | 1              | None                     |
|                    |                      | POP.D             | Wnd                                 | Pop from Top-of-Stack (TOS) to<br>W(nd):W(nd + 1)   | 1             | 2              | None                     |
|                    |                      | POP.S             |                                     | Pop Shadow Registers                                | 1             | 1              | All                      |
| 55                 | PUSH                 | PUSH              | f                                   | Push f to Top-of-Stack (TOS)                        | 1             | 1              | None                     |
|                    |                      | PUSH              | Wso                                 | Push Wso to Top-of-Stack (TOS)                      | 1             | 1              | None                     |
|                    |                      | PUSH.D            | Wns                                 | Push W(ns):W(ns + 1) to Top-of-Stack (TOS)          | 1             | 2              | None                     |
|                    |                      | PUSH.S            |                                     | Push Shadow Registers                               | 1             | 1              | None                     |
| 56                 | PWRSAV               | PWRSAV            | #lit1                               | Go into Sleep or Idle mode                          | 1             | 1              | WDTO,Sleep               |
| 57                 | RCALL                | RCALL             | Expr                                | Relative Call                                       | 1             | 2              | None                     |
|                    |                      | RCALL             | Wn                                  | Computed Call                                       | 1             | 2              | None                     |
| 58                 | REPEAT               | REPEAT            | #lit14                              | Repeat Next Instruction lit14 + 1 times             | 1             | 1              | None                     |
| 50                 |                      | REPEAT            | Ŵn                                  | Repeat Next Instruction (Wn) + 1 times              | 1             | 1              | None                     |
| 59                 | RESET                | RESET             |                                     | Software Device Reset                               | 1             | 1              | None                     |
| 60                 | RETFIE               | RETFIE            | 11110 57                            | Return from interrupt                               | 1             | 3 (2)          | None                     |
| 61                 | RETLW                | RETLW             | #lit10,Wn                           | Return with Literal in Wn<br>Return from Subroutine | 1             | 3 (2)          | None                     |
| 62<br>63           | RETURN               | RETURN            | f                                   | f = Rotate Left through Carry f                     | 1             | 3 (2)<br>1     | None<br>C,N,Z            |
| 55                 | 1/110                | RLC               | f,WREG                              | WREG = Rotate Left through Carry f                  | 1             | 1              | C,N,Z                    |
|                    |                      | RLC               | Ws,Wd                               | Web = Rotate Left through Carry Ws                  | 1             | 1              | C,N,Z                    |
| 64                 | RLNC                 | RLNC              | f                                   | f = Rotate Left (No Carry) f                        | 1             | 1              | 0,11,2<br>N,Z            |
|                    | 11110                | RLNC              | f,WREG                              | WREG = Rotate Left (No Carry) f                     | 1             | 1              | N,Z                      |
|                    |                      | RLNC              | Ws,Wd                               | With a Rotate Left (No Carry) Ws                    | 1             | 1              | N,Z                      |
| 65                 | RRC                  | RRC               | f                                   | f = Rotate Right through Carry f                    | 1             | 1              | C,N,Z                    |
|                    | -                    | RRC               | f,WREG                              | WREG = Rotate Right through Carry f                 | 1             | 1              | C,N,Z                    |
|                    |                      | RRC               | Ws,Wd                               | Wd = Rotate Right through Carry Ws                  | 1             | 1              | C,N,Z                    |

| TABLE 25-2: | INSTRUCTION SET OVERVIEW | (CONTINUED) |
|-------------|--------------------------|-------------|
|             |                          |             |

| IABL               | E 25-2:              | INSTRU | JCTION SET OVER | VIEW (CONTINUED)                      |               |                |                          |
|--------------------|----------------------|--------|-----------------|---------------------------------------|---------------|----------------|--------------------------|
| Base<br>Instr<br># | Assembly<br>Mnemonic |        | Assembly Syntax | Description                           | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
| 66                 | RRNC                 | RRNC   | f               | f = Rotate Right (No Carry) f         | 1             | 1              | N,Z                      |
|                    |                      | RRNC   | f,WREG          | WREG = Rotate Right (No Carry) f      | 1             | 1              | N,Z                      |
|                    |                      | RRNC   | Ws,Wd           | Wd = Rotate Right (No Carry) Ws       | 1             | 1              | N,Z                      |
| 67                 | SAC                  | SAC    | Acc,#Slit4,Wdo  | Store Accumulator                     | 1             | 1              | None                     |
|                    |                      | SAC.R  | Acc,#Slit4,Wdo  | Store Rounded Accumulator             | 1             | 1              | None                     |
| 68                 | SE                   | SE     | Ws,Wnd          | Wnd = Sign-Extended Ws                | 1             | 1              | C,N,Z                    |
| 69                 | SETM                 | SETM   | f               | f = 0xFFFF                            | 1             | 1              | None                     |
|                    |                      | SETM   | WREG            | WREG = 0xFFFF                         | 1             | 1              | None                     |
|                    |                      | SETM   | Ws              | Ws = 0xFFFF                           | 1             | 1              | None                     |
| 70                 | SFTAC                | SFTAC  | Acc,Wn          | Arithmetic Shift Accumulator by (Wn)  | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | SFTAC  | Acc,#Slit6      | Arithmetic Shift Accumulator by Slit6 | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
| 71                 | SL                   | SL     | f               | f = Left Shift f                      | 1             | 1              | C,N,OV,Z                 |
|                    |                      | SL     | f,WREG          | WREG = Left Shift f                   | 1             | 1              | C,N,OV,Z                 |
|                    |                      | SL     | Ws,Wd           | Wd = Left Shift Ws                    | 1             | 1              | C,N,OV,Z                 |
|                    |                      | SL     | Wb,Wns,Wnd      | Wnd = Left Shift Wb by Wns            | 1             | 1              | N,Z                      |
|                    |                      | SL     | Wb,#lit5,Wnd    | Wnd = Left Shift Wb by lit5           | 1             | 1              | N,Z                      |
| 72                 | SUB                  | SUB    | Асс             | Subtract Accumulators                 | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | SUB    | f               | f = f – WREG                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUB    | f,WREG          | WREG = f – WREG                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUB    | #lit10,Wn       | Wn = Wn – lit10                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUB    | Wb,Ws,Wd        | Wd = Wb – Ws                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUB    | Wb,#lit5,Wd     | Wd = Wb - lit5                        | 1             | 1              | C,DC,N,OV,Z              |
| 73                 | SUBB                 | SUBB   | f               | $f = f - WREG - (\overline{C})$       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBB   | f,WREG          | WREG = $f - WREG - (\overline{C})$    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBB   | #lit10,Wn       | $Wn = Wn - lit10 - (\overline{C})$    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBB   | Wb,Ws,Wd        | $Wd = Wb - Ws - (\overline{C})$       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBB   | Wb,#lit5,Wd     | $Wd = Wb - lit5 - (\overline{C})$     | 1             | 1              | C,DC,N,OV,Z              |
| 74                 | SUBR                 | SUBR   | f               | f = WREG – f                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBR   | f,WREG          | WREG = WREG – f                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBR   | Wb,Ws,Wd        | Wd = Ws – Wb                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBR   | Wb,#lit5,Wd     | Wd = lit5 – Wb                        | 1             | 1              | C,DC,N,OV,Z              |
| 75                 | SUBBR                | SUBBR  | f               | $f = WREG - f - (\overline{C})$       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBBR  | f,WREG          | WREG = WREG – f – $(\overline{C})$    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBBR  | Wb,Ws,Wd        | $Wd = Ws - Wb - (\overline{C})$       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBBR  | Wb,#lit5,Wd     | $Wd = lit5 - Wb - (\overline{C})$     | 1             | 1              | C,DC,N,OV,Z              |
| 76                 | SWAP                 | SWAP.b | Wn              | Wn = Nibble Swap Wn                   | 1             | 1              | None                     |
|                    |                      | SWAP   | Wn              | Wn = Byte Swap Wn                     | 1             | 1              | None                     |
| 77                 | TBLRDH               | TBLRDH | Ws,Wd           | Read Prog<23:16> to Wd<7:0>           | 1             | 2              | None                     |
| 78                 | TBLRDL               | TBLRDL | Ws,Wd           | Read Prog<15:0> to Wd                 | 1             | 2              | None                     |
| 79                 | TBLWTH               | TBLWTH | Ws,Wd           | Write Ws<7:0> to Prog<23:16>          | 1             | 2              | None                     |
| 80                 | TBLWTL               | TBLWTL | Ws,Wd           | Write Ws to Prog<15:0>                | 1             | 2              | None                     |
| 81                 | ULNK                 | ULNK   |                 | Unlink Frame Pointer                  | 1             | 1              | None                     |
| 82                 | XOR                  | XOR    | f               | f = f .XOR. WREG                      | 1             | 1              | N,Z                      |
|                    |                      | XOR    | f,WREG          | WREG = f .XOR. WREG                   | 1             | 1              | N,Z                      |
|                    |                      | XOR    | #lit10,Wn       | Wd = lit10 .XOR. Wd                   | 1             | 1              | N,Z                      |
|                    |                      | XOR    | Wb,Ws,Wd        | Wd = Wb .XOR. Ws                      | 1             | 1              | N,Z                      |
|                    |                      | XOR    | Wb,#lit5,Wd     | Wd = Wb .XOR. lit5                    | 1             | 1              | N,Z                      |
|                    |                      |        |                 |                                       |               |                |                          |

#### TABLE 25-2: INSTRUCTION SET OVERVIEW (CONTINUED)

### 26.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers and dsPIC<sup>®</sup> digital signal controllers are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB<sup>®</sup> IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB C Compiler for Various Device Families
  - HI-TECH C<sup>®</sup> for Various Device Families
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- · Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers
  - MPLAB ICD 3
  - PICkit™ 3 Debug Express
- Device Programmers
  - PICkit<sup>™</sup> 2 Programmer
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits, and Starter Kits

#### 26.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16/32-bit microcontroller market. The MPLAB IDE is a Windows<sup>®</sup> operating system-based application that contains:

- · A single graphical interface to all debugging tools
  - Simulator
  - Programmer (sold separately)
  - In-Circuit Emulator (sold separately)
  - In-Circuit Debugger (sold separately)
- · A full-featured editor with color-coded context
- A multiple project manager
- Customizable data windows with direct edit of contents
- · High-level source code debugging
- · Mouse over variable inspection
- Drag and drop variables from source to watch windows
- · Extensive on-line help
- Integration of select third party tools, such as IAR C Compilers

The MPLAB IDE allows you to:

- · Edit your source files (either C or assembly)
- One-touch compile or assemble, and download to emulator and simulator tools (automatically updates all project information)
- · Debug using:
  - Source files (C or assembly)
  - Mixed C and assembly
  - Machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power.

#### 26.2 MPLAB C Compilers for Various Device Families

The MPLAB C Compiler code development systems are complete ANSI C compilers for Microchip's PIC18, PIC24 and PIC32 families of microcontrollers and the dsPIC30 and dsPIC33 families of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

#### 26.3 HI-TECH C for Various Device Families

The HI-TECH C Compiler code development systems are complete ANSI C compilers for Microchip's PIC family of microcontrollers and the dsPIC family of digital signal controllers. These compilers provide powerful integration capabilities, omniscient code generation and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

The compilers include a macro assembler, linker, preprocessor, and one-step driver, and can run on multiple platforms.

#### 26.4 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- · Integration into MPLAB IDE projects
- User-defined macros to streamline
   assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

#### 26.5 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

#### 26.6 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC devices. MPLAB C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command line interface
- · Rich directive set
- · Flexible macro language
- · MPLAB IDE compatibility

#### 26.7 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC<sup>®</sup> DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

#### 26.8 MPLAB REAL ICE In-Circuit Emulator System

MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC<sup>®</sup> Flash MCUs and dsPIC<sup>®</sup> Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with incircuit debugger systems (RJ11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables.

#### 26.9 MPLAB ICD 3 In-Circuit Debugger System

MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost effective high-speed hardware debugger/programmer for Microchip Flash Digital Signal Controller (DSC) and microcontroller (MCU) devices. It debugs and programs PIC<sup>®</sup> Flash microcontrollers and dsPIC<sup>®</sup> DSCs with the powerful, yet easyto-use graphical user interface of MPLAB Integrated Development Environment (IDE).

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

#### 26.10 PICkit 3 In-Circuit Debugger/ Programmer and PICkit 3 Debug Express

The MPLAB PICkit 3 allows debugging and programming of PIC<sup>®</sup> and dsPIC<sup>®</sup> Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB Integrated Development Environment (IDE). The MPLAB PICkit 3 is connected to the design engineer's PC using a full speed USB interface and can be connected to the target via an Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup>.

The PICkit 3 Debug Express include the PICkit 3, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

#### 26.11 PICkit 2 Development Programmer/Debugger and PICkit 2 Debug Express

The PICkit<sup>™</sup> 2 Development Programmer/Debugger is a low-cost development tool with an easy to use interface for programming and debugging Microchip's Flash families of microcontrollers. The full featured Windows® programming interface supports baseline (PIC10F, PIC12F5xx, PIC16F5xx), midrange (PIC12F6xx, PIC16F), PIC18F, PIC24, dsPIC30, dsPIC33, and PIC32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many Microchip Serial EEPROM products. With Microchip's powerful MPLAB Integrated Development Environment (IDE) the PICkit<sup>™</sup> 2 enables in-circuit debugging on most PIC® microcontrollers. In-Circuit-Debugging runs, halts and single steps the program while the PIC microcontroller is embedded in the application. When halted at a breakpoint, the file registers can be examined and modified.

The PICkit 2 Debug Express include the PICkit 2, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

#### 26.12 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an MMC card for file storage and data applications.

#### 26.13 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

# 27.0 ELECTRICAL CHARACTERISTICS

This section provides an overview of dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 electrical characteristics. Additional information will be provided in future revisions of this document as it becomes available.

Absolute maximum ratings for the dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/608/610 family are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these or any other conditions above the parameters indicated in the operation listings of this specification is not implied.

# Absolute Maximum Ratings<sup>(1)</sup>

| Ambient temperature under bias                                                     | 40°C to +125°C       |
|------------------------------------------------------------------------------------|----------------------|
| Storage temperature                                                                | 65°C to +150°C       |
| Voltage on VDD with respect to Vss                                                 | -0.3V to +4.0V       |
| Voltage on any pin that is not 5V tolerant, with respect to Vss <sup>(3)</sup>     | 0.3V to (VDD + 0.3V) |
| Voltage on any 5V tolerant pin with respect to Vss, when Vdd $\ge 3.0V^{(3)}$      | -0.3V to +5.6V       |
| Voltage on any 5V tolerant pin with respect to Vss, when VDD < 3.0V <sup>(3)</sup> | 0.3V to (VDD + 0.3V) |
| Maximum current out of Vss pin                                                     |                      |
| Maximum current into VDD pin <sup>(2)</sup>                                        | 250 mA               |
| Maximum current sourced/sunk by any 4x I/O pin                                     | 15 mA                |
| Maximum current sourced/sunk by any 8x I/O pin                                     | 25 mA                |
| Maximum current sourced/sunk by any 16x I/O pin                                    | 45 mA                |
| Maximum current sunk by all ports                                                  | 200 mA               |
| Maximum current sourced by all ports <sup>(2)</sup>                                | 200mA                |

- **Note 1:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
  - 2: Maximum allowable current is a function of device maximum power dissipation (see Table 27-2).
  - **3:** See the **"Pin Diagrams"** section for 5V tolerant pins.

## 27.1 DC Characteristics

|                | Voo Bongo               | Tomp Bongo            | Max MIPS                                                         |
|----------------|-------------------------|-----------------------|------------------------------------------------------------------|
| Characteristic | VDD Range<br>(in Volts) | Temp Range<br>(in °C) | dsPIC33FJ32GS406/606/608/610 and<br>dsPIC33FJ64GS406/606/608/610 |
|                | 3.0-3.6V <sup>(1)</sup> | -40°C to +85°C        | 40                                                               |
|                | 3.0-3.6V <sup>(1)</sup> | -40°C to +125°C       | 40                                                               |

#### TABLE 27-1: OPERATING MIPS VS. VOLTAGE

**Note 1:** Overall functional device operation at VBORMIN < VDD < VDDMIN is tested but not characterized. All device analog modules such as the ADC, etc., will function but with degraded performance below VDDMIN. See parameter BO10 in Table 27-11 for the BOR values.

## TABLE 27-2: THERMAL OPERATING CONDITIONS

| Rating                                                                                                                         | Symbol | Min         | Тур         | Max  | Unit |
|--------------------------------------------------------------------------------------------------------------------------------|--------|-------------|-------------|------|------|
| Industrial Temperature Devices                                                                                                 |        |             |             |      |      |
| Operating Junction Temperature Range                                                                                           | TJ     | -40         | —           | +125 | °C   |
| Operating Ambient Temperature Range                                                                                            | TA     | -40         | —           | +85  | °C   |
| Extended Temperature Devices                                                                                                   |        |             |             |      |      |
| Operating Junction Temperature Range                                                                                           | TJ     | -40         | —           | +140 | °C   |
| Operating Ambient Temperature Range                                                                                            | TA     | -40         | —           | +125 | °C   |
| Power Dissipation:<br>Internal chip power dissipation:<br>$PINT = VDD \times (IDD - \Sigma IOH)$<br>I/O Pin Power Dissipation: | PD     | PINT + PI/O |             |      | W    |
| $I/O = \Sigma (\{VDD - VOH\} \times IOH) + \Sigma (VOL \times IOL)$                                                            |        |             |             |      |      |
| Maximum Allowed Power Dissipation                                                                                              | PDMAX  | (           | ГЈ — ТА)/ӨЈ | IA   | W    |

#### TABLE 27-3: THERMAL PACKAGING CHARACTERISTICS

| Characteristic                                        | Symbol | Тур  | Мах | Unit | Notes |
|-------------------------------------------------------|--------|------|-----|------|-------|
| Package Thermal Resistance, 64-Pin QFN (9x9x0.9 mm)   | θJA    | 28   |     | °C/W | 1     |
| Package Thermal Resistance, 64-Pin TQFP (10x10x1 mm)  | θJA    | 39   |     | °C/W | 1     |
| Package Thermal Resistance, 80-Pin TQFP (12x12x1 mm)  | θJA    | 53.1 |     | °C/W | 1     |
| Package Thermal Resistance, 100-Pin TQFP (12x12x1 mm) | θJA    | 43   | —   | °C/W | 1     |
| Package Thermal Resistance, 100-Pin TQFP (14x14x1 mm) | θJA    | 43   | —   | °C/W | 1     |

**Note 1:** Junction to ambient thermal resistance, Theta-JA (θJA) numbers are achieved by package simulations.

| DC CHARACTERISTICS |           |                                                                             | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |                    |     |       |                         |  |  |
|--------------------|-----------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|-------------------------|--|--|
| Param<br>No.       | Symbol    | Characteristic                                                              | Min                                                                                                                                                                                      | Typ <sup>(1)</sup> | Max | Units | Conditions              |  |  |
| Operati            | ng Voltag | e                                                                           |                                                                                                                                                                                          |                    |     |       |                         |  |  |
| DC10               | Vdd       | Supply Voltage <sup>(4)</sup>                                               | 3.0                                                                                                                                                                                      | —                  | 3.6 | V     | Industrial and extended |  |  |
| DC12               | Vdr       | RAM Data Retention Voltage <sup>(2)</sup>                                   | 1.8                                                                                                                                                                                      | _                  |     | V     | —                       |  |  |
| DC16               | VPOR      | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal            | _                                                                                                                                                                                        | -                  | Vss | V     | _                       |  |  |
| DC17               | SVDD      | VDD Rise Rate <sup>(3)</sup><br>to Ensure Internal<br>Power-on Reset Signal | 0.03                                                                                                                                                                                     | —                  | —   | V/ms  | 0-3.0V in 0.1s          |  |  |

## TABLE 27-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.

2: This is the limit to which VDD may be lowered without losing RAM data.

**3:** These parameters are characterized but not tested in manufacturing.

4: Overall functional device operation at VBORMIN < VDD < VDDMIN is tested but not characterized. All device analog modules such as the ADC, etc., will function but with degraded performance below VDDMIN. See parameter BO10 in Table 27-11 for the BOR values.

| DC CHARA         | OTEDIOTIO              | 2   | (unless ot | herwise state |                                                                                             |                                 |  |  |  |  |
|------------------|------------------------|-----|------------|---------------|---------------------------------------------------------------------------------------------|---------------------------------|--|--|--|--|
| DC CHARA         | CIERISTIC              | 5   | Operating  | temperature   | <ul> <li>-40°C ≤TA ≤+85°C for Industrial</li> <li>-40°C ≤TA ≤+125°C for Extended</li> </ul> |                                 |  |  |  |  |
| Parameter<br>No. | Typical <sup>(1)</sup> | Мах | Units      |               | Conditions                                                                                  |                                 |  |  |  |  |
| Operating C      | Current (IDD)          | (2) | •          |               |                                                                                             |                                 |  |  |  |  |
| DC20d            | 21                     | 30  | mA         | -40°C         |                                                                                             |                                 |  |  |  |  |
| DC20a            | 21                     | 30  | mA         | +25°C         | 2 2)/                                                                                       | 10 MIPS                         |  |  |  |  |
| DC20b            | 21                     | 30  | mA         | +85°C         | - 3.3V                                                                                      | See Note 2                      |  |  |  |  |
| DC20c            | 22                     | 30  | mA         | +125°C        |                                                                                             |                                 |  |  |  |  |
| DC21d            | 28                     | 40  | mA         | -40°C         |                                                                                             |                                 |  |  |  |  |
| DC21a            | 28                     | 40  | mA         | +25°C         | 3.3V                                                                                        | 16 MIPS                         |  |  |  |  |
| DC21b            | 28                     | 40  | mA         | +85°C         | - 3.3V                                                                                      | See Note 2 and Note 3           |  |  |  |  |
| DC21c            | 29                     | 40  | mA         | +125°C        |                                                                                             |                                 |  |  |  |  |
| DC22d            | 35                     | 45  | mA         | -40°C         |                                                                                             |                                 |  |  |  |  |
| DC22a            | 35                     | 45  | mA         | +25°C         | 3.3V                                                                                        | 20 MIPS                         |  |  |  |  |
| DC22b            | 35                     | 45  | mA         | +85°C         | - 3.3V                                                                                      | See Note 2 and Note 3           |  |  |  |  |
| DC22c            | 36                     | 45  | mA         | +125°C        |                                                                                             |                                 |  |  |  |  |
| DC23d            | 49                     | 60  | mA         | -40°C         |                                                                                             |                                 |  |  |  |  |
| DC23a            | 49                     | 60  | mA         | +25°C         | 3.3V                                                                                        | 30 MIPS                         |  |  |  |  |
| DC23b            | 49                     | 60  | mA         | +85°C         | 5.5V                                                                                        | See Note 2 and Note 3           |  |  |  |  |
| DC23c            | 50                     | 60  | mA         | +125°C        |                                                                                             |                                 |  |  |  |  |
| DC24d            | 66                     | 75  | mA         | -40°C         |                                                                                             |                                 |  |  |  |  |
| DC24a            | 66                     | 75  | mA         | +25°C         | 3.3V                                                                                        | 40 MIPS                         |  |  |  |  |
| DC24b            | 66                     | 75  | mA         | +85°C         | 5.50                                                                                        | See Note 2                      |  |  |  |  |
| DC24c            | 67                     | 75  | mA         | +125°C        |                                                                                             |                                 |  |  |  |  |
| DC25d            | 153                    | 170 | mA         | -40°C         |                                                                                             | 40 MIPS                         |  |  |  |  |
| DC25a            | 154                    | 170 | mA         | +25°C         | 3.3V                                                                                        | See Note 2 and 3, except PWM is |  |  |  |  |
| DC25b            | 155                    | 170 | mA         | +85°C         | 5.5V                                                                                        | operating at maximum speed      |  |  |  |  |
| DC25c            | 156                    | 170 | mA         | +125°C        |                                                                                             | (PTCON2 = 0x0000)               |  |  |  |  |
| DC26d            | 122                    | 135 | mA         | -40°C         |                                                                                             | 40 MIPS                         |  |  |  |  |
| DC26a            | 123                    | 135 | mA         | +25°C         | 3.3V                                                                                        | See Note 2 and 3, except PWM is |  |  |  |  |
| DC26b            | 124                    | 135 | mA         | +85°C         | 0.0 V                                                                                       | operating at 1/2 speed          |  |  |  |  |
| DC26c            | 125                    | 135 | mA         | +125°C        |                                                                                             | (PTCON2 = 0x0001)               |  |  |  |  |

### TABLE 27-5: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

**Note 1:** Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**2:** IDD is primarily a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements are as follows:

- Oscillator is configured in EC mode with PLL, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)
- · CLKO is configured as an I/O input pin in the Configuration word
- · All I/O pins are configured as inputs and pulled to Vss
- $\overline{\text{MCLR}}$  = VDD, WDT and FSCM are disabled
- CPU, SRAM, program memory and data memory are operational
- No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed)
- CPU executing while (1) statement
- JTAG disabled
- **3:** These parameters are characterized but not tested in manufacturing.

| DC CHARA         | CTERISTICS             | 6   | (unless ot | d Operating Conditions: 3.0V to 3.6V<br>otherwise stated)<br>g temperature -40°C ≤TA ≤+85°C for Industrial<br>-40°C ≤TA ≤+125°C for Extended |      |                                 |  |  |  |
|------------------|------------------------|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------|--|--|--|
| Parameter<br>No. | Typical <sup>(1)</sup> | Мах | Units      | Conditions                                                                                                                                   |      |                                 |  |  |  |
| Operating C      | Current (IDD)          | (2) |            |                                                                                                                                              |      |                                 |  |  |  |
| DC27d            | 107                    | 120 | mA         | -40°C                                                                                                                                        |      | 40 MIPS                         |  |  |  |
| DC27a            | 108                    | 120 | mA         | +25°C                                                                                                                                        | 3.3V | See Note 2 and 3, except PWM is |  |  |  |
| DC27b            | 109                    | 120 | mA         | +85°C                                                                                                                                        | 5.50 | operating at 1/4 speed          |  |  |  |
| DC27c            | 110                    | 120 | mA         | +125°C                                                                                                                                       |      | (PTCON2 = 0x0002)               |  |  |  |
| DC28d            | 88                     | 100 | mA         | -40°C                                                                                                                                        |      | 40 MIPS                         |  |  |  |
| DC28a            | 89                     | 100 | mA         | +25°C                                                                                                                                        | 3.3∨ | See Note 2 and 3, except PWM is |  |  |  |
| DC28b            | 89                     | 100 | mA         | +85°C                                                                                                                                        | 5.5V | operating at 1/8 speed          |  |  |  |
| DC28c            | 89                     | 100 | mA         | +125°C                                                                                                                                       |      | (PTCON2 = 0x0003)               |  |  |  |

### TABLE 27-5: DC CHARACTERISTICS: OPERATING CURRENT (IDD) (CONTINUED)

Note 1: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

2: IDD is primarily a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements are as follows:

- Oscillator is configured in EC mode with PLL, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)
- CLKO is configured as an I/O input pin in the Configuration word
- · All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled
- CPU, SRAM, program memory and data memory are operational
- No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed)
- CPU executing while (1) statement
- · JTAG disabled
- **3:** These parameters are characterized but not tested in manufacturing.

| DC CHARACT       | ERISTICS               |              | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature-40°C ≤TA ≤+85°C for Industrial-40°C ≤TA ≤+125°C for Extended |            |       |                        |  |  |  |
|------------------|------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|------------------------|--|--|--|
| Parameter<br>No. | Typical <sup>(1)</sup> | Мах          | Units                                                                                                                                                  | Conditions |       |                        |  |  |  |
| Idle Current (I  | IDLE): Core Of         | f Clock On E | Base Current <sup>(</sup>                                                                                                                              | 2)         |       |                        |  |  |  |
| DC40d            | 8                      | 15           | mA                                                                                                                                                     | -40°C      |       |                        |  |  |  |
| DC40a            | 9                      | 15           | mA                                                                                                                                                     | +25°C      | 3.3∨  | 10 MIPS                |  |  |  |
| DC40b            | 9                      | 15           | mA                                                                                                                                                     | +85°C      | 3.30  | 10 1011195             |  |  |  |
| DC40c            | 10                     | 15           | mA                                                                                                                                                     | +125°C     |       |                        |  |  |  |
| DC41d            | 11                     | 20           | mA                                                                                                                                                     | -40°C      |       |                        |  |  |  |
| DC41a            | 11                     | 20           | mA                                                                                                                                                     | +25°C      | 3.3V  | 16 MIPS <sup>(3)</sup> |  |  |  |
| DC41b            | 11                     | 20           | mA                                                                                                                                                     | +85°C      |       | 10 1011-517            |  |  |  |
| DC41c            | 12                     | 20           | mA                                                                                                                                                     | +125°C     |       |                        |  |  |  |
| DC42d            | 14                     | 25           | mA                                                                                                                                                     | -40°C      |       |                        |  |  |  |
| DC42a            | 14                     | 25           | mA                                                                                                                                                     | +25°C      | 3.3V  | 20 MIPS <sup>(3)</sup> |  |  |  |
| DC42b            | 14                     | 25           | mA                                                                                                                                                     | +85°C      | 3.3V  | 20 101195(0)           |  |  |  |
| DC42c            | 15                     | 25           | mA                                                                                                                                                     | +125°C     |       |                        |  |  |  |
| DC43d            | 20                     | 30           | mA                                                                                                                                                     | -40°C      |       |                        |  |  |  |
| DC43a            | 20                     | 30           | mA                                                                                                                                                     | +25°C      | 2.01/ | 30 MIPS <sup>(3)</sup> |  |  |  |
| DC43b            | 21                     | 30           | mA                                                                                                                                                     | +85°C      | 3.3V  | 30 MIPS(0)             |  |  |  |
| DC43c            | 22                     | 30           | mA                                                                                                                                                     | +125°C     | 1     |                        |  |  |  |
| DC44d            | 29                     | 40           | mA                                                                                                                                                     | -40°C      |       |                        |  |  |  |
| DC44a            | 29                     | 40           | mA                                                                                                                                                     | +25°C      | 2.01/ |                        |  |  |  |
| DC44b            | 30                     | 40           | mA                                                                                                                                                     | +85°C      | 3.3V  | 40 MIPS                |  |  |  |
| DC44c            | 31                     | 40           | mA                                                                                                                                                     | +125°C     | 1     |                        |  |  |  |

## TABLE 27-6: DC CHARACTERISTICS: IDLE CURRENT (lidle)

**Note 1:** Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

2: Base Idle current (IIDLE) is measured as follows:

• CPU core is off, oscillator is configured in EC mode and external clock active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)

- CLKO is configured as an I/O input pin in the Configuration word
- All I/O pins are configured as inputs and pulled to Vss
- $\overline{\text{MCLR}}$  = VDD, WDT and FSCM are disabled
- No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed)
- The NVMSIDL bit (NVMCON<12>) = 1 (i.e., Flash regulator is set to stand-by while the device is in Idle mode)
- · JTAG disabled
- **3:** These parameters are characterized but not tested in manufacturing.

| DC CHARACI       | ERISTICS                   |      | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for Extended |                 |       |                                              |  |  |  |
|------------------|----------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|----------------------------------------------|--|--|--|
| Parameter<br>No. | Typical <sup>(1)</sup>     | Мах  | Units                                                                                                                                                                                                    | nits Conditions |       |                                              |  |  |  |
| Power-Down       | Current (IPD) <sup>(</sup> | 2,4) |                                                                                                                                                                                                          |                 |       |                                              |  |  |  |
| DC60d            | 50                         | 200  | μA                                                                                                                                                                                                       | -40°C           |       |                                              |  |  |  |
| DC60a            | 50                         | 200  | μA                                                                                                                                                                                                       | +25°C           | 3.3V  | Base Power-Down Current                      |  |  |  |
| DC60b            | 200                        | 500  | μA                                                                                                                                                                                                       | +85°C           | 3.3V  | Base Power-Down Current                      |  |  |  |
| DC60c            | 600                        | 1000 | μA                                                                                                                                                                                                       | +125°C          |       |                                              |  |  |  |
| DC61d            | 8                          | 13   | μA                                                                                                                                                                                                       | -40°C           |       |                                              |  |  |  |
| DC61a            | 10                         | 15   | μA                                                                                                                                                                                                       | +25°C           | 2.21/ | Watchdog Timer Current: ∆IwDT <sup>(3)</sup> |  |  |  |
| DC61b            | 12                         | 20   | μA                                                                                                                                                                                                       | +85°C           | 3.3V  |                                              |  |  |  |
| DC61c            | 13                         | 25   | μA                                                                                                                                                                                                       | +125°C          |       |                                              |  |  |  |

#### TABLE 27-7: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

**Note 1:** Data in the Typical column is at 3.3V, +25°C unless otherwise stated.

- **2:** IPD (Sleep) current is measured as follows:
  - CPU core is off, oscillator is configured in EC mode and external clock active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)</li>
  - CLKO is configured as an I/O input pin in the Configuration word
  - · All I/O pins are configured as inputs and pulled to Vss
  - MCLR = VDD, WDT and FSCM are disabled
  - All peripheral modules are disabled (PMDx bits are all ones)
  - The VREGS bit (RCON<8>) = 0 (i.e., core regulator is set to stand-by while the device is in Sleep mode)
  - · JTAG disabled
- **3:** The ∆ current is the additional current consumed when the WDT module is enabled. This current should be added to the base IPD current.
- 4: These currents are measured on the device containing the most memory in this family.

| DC CHARACTERI | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |     |                       |    |        |      |         |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|----|--------|------|---------|--|
| Parameter No. | Typical <sup>(1)</sup>                                                                                                                                                                   | Мах | Doze Units Conditions |    |        |      | litions |  |
| DC73a         | 45                                                                                                                                                                                       | 60  | 1:2                   | mA |        |      |         |  |
| DC73f         | 40                                                                                                                                                                                       | 60  | 1:64                  | mA | -40°C  | 3.3V | 40 MIPS |  |
| DC73g         | 40                                                                                                                                                                                       | 60  | 1:128                 | mA |        |      |         |  |
| DC70a         | 43                                                                                                                                                                                       | 60  | 1:2                   | mA |        | 3.3V |         |  |
| DC70f         | 38                                                                                                                                                                                       | 60  | 1:64                  | mA | +25°C  |      | 40 MIPS |  |
| DC70g         | 38                                                                                                                                                                                       | 60  | 1:128                 | mA |        |      |         |  |
| DC71a         | 42                                                                                                                                                                                       | 60  | 1:2                   | mA |        |      |         |  |
| DC71f         | 37                                                                                                                                                                                       | 60  | 1:64                  | mA | +85°C  | 3.3V | 40 MIPS |  |
| DC71g         | 37                                                                                                                                                                                       | 60  | 1:128                 | mA |        |      |         |  |
| DC72a         | 41                                                                                                                                                                                       | 60  | 1:2                   | mA |        |      |         |  |
| DC72f         | 36                                                                                                                                                                                       | 60  | 1:64                  | mA | +125°C | 3.3V | 40 MIPS |  |
| DC72g         | 36                                                                                                                                                                                       | 60  | 1:128                 | mA |        |      |         |  |

#### TABLE 27-8: DC CHARACTERISTICS: DOZE CURRENT (IDOZE)

Note 1: Data in the Typical column is at 3.3V, +25°C unless otherwise stated.

**2:** IDOZE is primarily a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDOZE measurements are as follows:

- Oscillator is configured in EC mode and external clock active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)</li>
- CLKO is configured as an I/O input pin in the Configuration word
- All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled
- CPU, SRAM, program memory and data memory are operational
- No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed)
- CPU executing while (1) statement
- · JTAG disabled

|                      | RACTER | ISTICS                                                                                                                                                                                                                                       | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |     |                   |             |                                          |  |  |
|----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|-------------|------------------------------------------|--|--|
| Param<br>No.         | Symbol | Characteristic                                                                                                                                                                                                                               | Min Typ <sup>(1)</sup> Max Units Conditions                                                                                                                                              |     |                   |             |                                          |  |  |
|                      | VIL    | Input Low Voltage                                                                                                                                                                                                                            |                                                                                                                                                                                          |     |                   |             |                                          |  |  |
| DI10                 |        | I/O Pins                                                                                                                                                                                                                                     | Vss                                                                                                                                                                                      | —   | 0.2 Vdd           | V           | —                                        |  |  |
| DI15                 |        | MCLR                                                                                                                                                                                                                                         | Vss                                                                                                                                                                                      |     | 0.2 Vdd           | V           | —                                        |  |  |
| DI16                 |        | I/O Pins with OSC1 or SOSCI                                                                                                                                                                                                                  | Vss                                                                                                                                                                                      | _   | 0.2 Vdd           | V           | —                                        |  |  |
| DI18                 |        | I/O Pins with SDAx, SCLx                                                                                                                                                                                                                     | Vss                                                                                                                                                                                      |     | 0.3 Vdd           | V           | SMBus disabled                           |  |  |
| DI19                 |        | I/O Pins with SDAx, SCLx                                                                                                                                                                                                                     | Vss                                                                                                                                                                                      |     | 0.8               | V           | SMBus enabled                            |  |  |
| DI20<br>DI21<br>DI28 | Vih    | Input High Voltage<br>I/O Pins Not 5V Tolerant <sup>(4)</sup><br>I/O Pins 5V Tolerant <sup>(4)</sup><br>SDAx, SCLx                                                                                                                           | 0.7 Vdd<br>0.7 Vdd<br>0.7 Vdd                                                                                                                                                            |     | VDD<br>5.5<br>5.5 | V<br>V<br>V |                                          |  |  |
| DI28<br>DI29         |        | SDAx, SCLx<br>SDAx, SCLx                                                                                                                                                                                                                     | 0.7 VDD<br>2.1                                                                                                                                                                           | _   | 5.5<br>5.5        | V           | SMBus disabled<br>SMBus enabled          |  |  |
| 0123                 | ICNPU  | CNx Pull-up Current                                                                                                                                                                                                                          | 2.1                                                                                                                                                                                      |     | 5.5               | v           |                                          |  |  |
| DI30                 | ICNEU  | onx i un-up ourient                                                                                                                                                                                                                          | _                                                                                                                                                                                        | 250 |                   | μA          | VDD = 3.3V, VPIN = VSS                   |  |  |
| DI50                 | lıL.   | Input Leakage Current <sup>(2,3,4)</sup><br>I/O Pins with:<br>4x Driver Pins - RA0-RA7, RA14,<br>RA15, RB0-RB15, RC1-RC4,<br>RC12-RC14, RD0-RD2, RD8-<br>RD12, RD14, RD15, RE8, RE9,<br>RF0-RF8, RF12, RF13, RG0-RG3,<br>RG6-RG9, RG14, RG15 |                                                                                                                                                                                          |     | ±2                | μA          | Vss ⊴VPIN ⊴VDD,<br>Pin at high-impedance |  |  |
|                      |        | 8x Driver Pins - RC15                                                                                                                                                                                                                        | _                                                                                                                                                                                        | _   | ±4                | μA          | Vss ⊴VPIN ⊴VDD,<br>Pin at high-impedance |  |  |
|                      |        | 16x Driver Pins - RA9, RA10,<br>RD3-RD7, RD13, RE0-RE7,<br>RG12, RG13                                                                                                                                                                        | —                                                                                                                                                                                        | _   | ±8                | μA          | Vss ⊴VPIN ⊴VDD,<br>Pin at high-impedance |  |  |
| DI55                 |        | MCLR                                                                                                                                                                                                                                         | _                                                                                                                                                                                        | _   | ±2                | μA          | Vss ⊴Vpin ⊴Vdd                           |  |  |
| DI56                 |        | OSC1                                                                                                                                                                                                                                         | —                                                                                                                                                                                        | —   | ±2                | μΑ          | Vss ≤VPIN ≤VDD,<br>XT and HS modes       |  |  |

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.

- 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
- **3:** Negative current is defined as current sourced by the pin.
- 4: See "Pin Diagrams" for the list of 5V tolerant I/O pins.
- **5:** VIL source < (Vss 0.3). Characterized but not tested.
- **6:** Non-5V tolerant pins VIH source > (VDD + 0.3), 5V tolerant pins VIH source > 5.5V. Characterized but not tested.
- 7: Digital 5V tolerant pins cannot tolerate any "positive" input injection current from input sources > 5.5V.
- 8: Injection currents > | 0 | can affect the ADC results by approximately 4-6 counts.
- **9:** Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted provided the mathematical "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. Characterized but not tested.

| DC CHA       | DC CHARACTERISTICS |                                                                    |                                             | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |                       |    |                                                                                                                                             |  |  |  |
|--------------|--------------------|--------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Param<br>No. | Symbol             | Characteristic                                                     | Min Typ <sup>(1)</sup> Max Units Conditions |                                                                                                                                                                                          |                       |    |                                                                                                                                             |  |  |  |
| DI60a        | licl               | Input Low Injection Current                                        | 0                                           | _                                                                                                                                                                                        | _5 <sup>(3,5,8)</sup> | mA | All pins except VDD, VSS,<br>AVDD, AVSS, MCLR,<br>VCAP, SOSCI, SOSCO,<br>and RB11                                                           |  |  |  |
| DI60b        | Іісн               | Input High Injection Current                                       | 0                                           | _                                                                                                                                                                                        | +5 <sup>(6,7,8)</sup> | mA | All pins except VDD, VSS,<br>AVDD, AVSS, MCLR,<br>VCAP, SOSCI, SOSCO,<br>RB11, and digital 5V<br>tolerant designated<br>pins <sup>(3)</sup> |  |  |  |
| DI60c        | ∑lict              | Total Input Injection Current<br>(sum of all I/O and control pins) | -20 <sup>(9)</sup>                          | _                                                                                                                                                                                        | +20 <sup>(9)</sup>    | mA | Absolute instantaneous<br>sum of all $\pm$ input<br>injection currents from all<br>I/O pins<br>(  IICL +   IICH   ) $\leq \sum$ IICT        |  |  |  |

## TABLE 27-9: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS (CONTINUED)

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**3:** Negative current is defined as current sourced by the pin.

4: See "Pin Diagrams" for the list of 5V tolerant I/O pins.

**5**: VIL source < (Vss - 0.3). Characterized but not tested.

**6:** Non-5V tolerant pins VIH source > (VDD + 0.3), 5V tolerant pins VIH source > 5.5V. Characterized but not tested.

7: Digital 5V tolerant pins cannot tolerate any "positive" input injection current from input sources > 5.5V.

8: Injection currents > | 0 | can affect the ADC results by approximately 4-6 counts.

**9:** Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted provided the mathematical "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. Characterized but not tested.

| DC CHA | DC CHARACTERISTICS |                                                                                                                                                                                                                          |      | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |      |       |                                                     |  |  |  |
|--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-----------------------------------------------------|--|--|--|
| Param. | Symbol             | Characteristic                                                                                                                                                                                                           | Min. | Тур.                                                                                                                                                                                                 | Max. | Units | Conditions                                          |  |  |  |
|        |                    | Output Low Voltage<br>I/O Pins:<br>4x Sink Driver Pins - RA0-RA7,<br>RA14, RA15, RB0-RB15, RC1-<br>RC4, RC12-RC14, RD0-RD2,<br>RD8-RD12, RD14, RD15, RE8,<br>RE9, RF0-RF8, RF12, RF13, RG0-<br>RG3, RG6-RG9, RG14, RG15  | _    |                                                                                                                                                                                                      | 0.4  | V     | lo∟ ⊴6 mA, VDD = 3.3V<br>See <b>Note 1</b>          |  |  |  |
| DO10   | Vol                | Output Low Voltage<br>I/O Pins:<br>8x Sink Driver Pin - RC15                                                                                                                                                             |      |                                                                                                                                                                                                      | 0.4  | V     | lo∟ ≤10 mA, VDD = 3.3V<br>See <b>Note 1</b>         |  |  |  |
|        |                    | Output Low Voltage<br>I/O Pins:<br>16x Sink Driver Pins - RA9, RA10,<br>RD3-RD7, RD13, RE0-RE7,<br>RG12, RG13                                                                                                            | _    | _                                                                                                                                                                                                    | 0.4  | V     | lo∟ ≤18 mA, Vod = 3.3V<br>See <b>Note 1</b>         |  |  |  |
|        | Veu                | Output High Voltage<br>I/O Pins:<br>4x Sink Driver Pins - RA0-RA7,<br>RA14, RA15, RB0-RB15, RC1-<br>RC4, RC12-RC14, RD0-RD2,<br>RD8-RD12, RD14, RD15, RE8,<br>RE9, RF0-RF8, RF12, RF13, RG0-<br>RG3, RG6-RG9, RG14, RG15 | 2.4  |                                                                                                                                                                                                      |      | V     | IOH ≥ -6 mA, VDD <b>=</b> 3.3V<br>See <b>Note 1</b> |  |  |  |
| DO20   | Vон                | Output High Voltage<br>I/O Pins:<br>8x Sink Driver Pin - RC15                                                                                                                                                            | 2.4  |                                                                                                                                                                                                      |      | V     | Іон ≥ -10 mA, Voo = 3.3V<br>See <b>Note 1</b>       |  |  |  |
|        |                    | <b>Output High Voltage</b><br>I/O Pins:<br>16x Sink Driver Pins - RA9, RA10,<br>RD3-RD7, RD13, RE0-RE7,<br>RG12, RG13                                                                                                    | 2.4  | _                                                                                                                                                                                                    | _    | V     | ІОН ≥ -18 mA, VDD = 3.3V<br>See <b>Note 1</b>       |  |  |  |

| TABLE 27-10: | DC CHARACTERISTICS: I/O PIN OUTPUT SPECIFICATIONS |
|--------------|---------------------------------------------------|
|              |                                                   |

Note 1: Parameters are characterized, but not tested.

| DC СН4 |        |                                                                                                                                                                                                                          |                  | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |   |       |                                                      |  |  |
|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|------------------------------------------------------|--|--|
| Param. | Symbol | Characteristic                                                                                                                                                                                                           | Min. Typ. Max. U |                                                                                                                                                                                                                                                                                         |   | Units | Conditions                                           |  |  |
|        |        | Output High Voltage<br>I/O Pins:<br>4x Sink Driver Pins - RA0-RA7,<br>RA14, RA15, RB0-RB15, RC1-<br>RC4, RC12-RC14, RD0-RD2,<br>RD8-RD12, RD14, RD15, RE8,<br>RE9, RF0-RF8, RF12, RF13, RG0-<br>RG3, RG6-RG9, RG14, RG15 | 1.5              | —                                                                                                                                                                                                                                                                                       | — |       | IOH ≥ -12 mA, VDD = 3.3V<br>See <b>Note 1</b>        |  |  |
|        |        |                                                                                                                                                                                                                          | 2.0              | _                                                                                                                                                                                                                                                                                       | — | v     | IOH ≥ -11 mA, VDD <b>=</b> 3.3V<br>See <b>Note 1</b> |  |  |
|        |        |                                                                                                                                                                                                                          | 3.0              | _                                                                                                                                                                                                                                                                                       | _ |       | IOH ≥ -3 mA, VDD = 3.3V<br>See <b>Note 1</b>         |  |  |
|        |        | <b>Output High Voltage</b><br>I/O Pins:<br>8x Sink Driver Pin - RC15                                                                                                                                                     | 1.5              | _                                                                                                                                                                                                                                                                                       | _ |       | Іон ≥ -16 mA, VDD = 3.3V<br>See <b>Note 1</b>        |  |  |
| DO20A  | Voh1   |                                                                                                                                                                                                                          | 2.0              | _                                                                                                                                                                                                                                                                                       | _ | V     | IOH ≥ -12 mA, VDD = 3.3V<br>See <b>Note 1</b>        |  |  |
|        |        |                                                                                                                                                                                                                          | 3.0              | _                                                                                                                                                                                                                                                                                       | _ |       | IOH ≥ -4 mA, VDD = 3.3V<br>See <b>Note 1</b>         |  |  |
|        |        | Output High Voltage<br>I/O Pins:<br>16x Sink Driver Pins - RA9, RA10,<br>RD3-RD7, RD13, RE0-RE7,<br>RG12, RG13                                                                                                           | 1.5              | _                                                                                                                                                                                                                                                                                       | _ |       | Iон ≥ -30 mA, Voo = 3.3V<br>See <b>Note 1</b>        |  |  |
|        |        |                                                                                                                                                                                                                          | 2.0              | _                                                                                                                                                                                                                                                                                       | _ | V     | IOH ≥ -25 mA, VDD = 3.3V<br>See <b>Note 1</b>        |  |  |
|        |        |                                                                                                                                                                                                                          | 3.0              | _                                                                                                                                                                                                                                                                                       | _ |       | IOH ≥ -8 mA, VDD = 3.3V<br>See <b>Note 1</b>         |  |  |

## TABLE 27-10: DC CHARACTERISTICS: I/O PIN OUTPUT SPECIFICATIONS (CONTINUED)

Note 1: Parameters are characterized, but not tested.

## TABLE 27-11: ELECTRICAL CHARACTERISTICS: BOR

| DC CHARACTERISTICS |        |                                            | Standard Operating Conditions (see Note 3): 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |                    |     |      |       |            |
|--------------------|--------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|------|-------|------------|
| Param<br>No.       | Symbol | Characteristic                             |                                                                                                                                                                                                       | Min <sup>(1)</sup> | Тур | Max  | Units | Conditions |
| BO10               | VBOR   | BOR Event on VDD Transition<br>High-to-Low |                                                                                                                                                                                                       | 2.6                |     | 2.95 | V     | See Note 2 |

Note 1: Parameters are for design guidance only and are not tested in manufacturing.

2: The device will operate as normal until the VDDMIN threshold is reached.

**3:** Overall functional device operation at VBORMIN < VDD < VDDMIN is tested but not characterized. All device analog modules such as the ADC, etc., will function but with degraded performance below VDDMIN.

| DC CHARACTERISTICS |        |                                      | (unless | -                  | vise state | onditions: 3.0V to 3.6V<br>ed)<br>-40°C ≤TA ≤+85°C for Industrial<br>-40°C ≤TA ≤+125°C for Extended |                                                                  |  |  |
|--------------------|--------|--------------------------------------|---------|--------------------|------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|
| Param<br>No.       | Symbol | Characteristic                       | Min     | Typ <sup>(1)</sup> | Max        | Units                                                                                               | Conditions                                                       |  |  |
|                    |        | Program Flash Memory                 |         |                    |            |                                                                                                     |                                                                  |  |  |
| D130               | Eр     | Cell Endurance                       | 10,000  | _                  | _          | E/W                                                                                                 | -40° C to +125° C                                                |  |  |
| D131               | Vpr    | VDD for Read                         | VMIN    | —                  | 3.6        | V                                                                                                   | Vмın = Minimum operating<br>voltage                              |  |  |
| D132B              | VPEW   | VDD for Self-Timed Write             | VMIN    | —                  | 3.6        | V                                                                                                   | Vмın = Minimum operating<br>voltage                              |  |  |
| D134               | TRETD  | Characteristic Retention             | 20      | —                  | —          | Year                                                                                                | Provided no other specifications are violated, -40° C to +125° C |  |  |
| D135               | IDDP   | Supply Current during<br>Programming | -       | 10                 | _          | mA                                                                                                  | _                                                                |  |  |
| D136a              | Trw    | Row Write Time                       | 1.43    | —                  | 1.58       | ms                                                                                                  | Trw = 11064 FRC cycles,<br>Ta = +85°C, See <b>Note 2</b>         |  |  |
| D136b              | Trw    | Row Write Time                       | 1.39    | —                  | 1.63       | ms                                                                                                  | Trw = 11064 FRC cycles,<br>Ta = +125°C, See <b>Note 2</b>        |  |  |
| D137a              | TPE    | Page Erase Time                      | 21.8    | —                  | 24.1       | ms                                                                                                  | TPE = 168517 FRC cycles,<br>TA = +85°C, See <b>Note 2</b>        |  |  |
| D137b              | TPE    | Page Erase Time                      | 21.1    | —                  | 24.8       | ms                                                                                                  | TPE = 168517 FRC cycles,<br>TA = +125°C, See <b>Note 2</b>       |  |  |
| D138a              | Tww    | Word Write Cycle Time                | 45.8    | —                  | 50.7       | μs                                                                                                  | Tww = 355 FRC cycles,<br>Ta = +85°C, See <b>Note 2</b>           |  |  |
| D138b              | Tww    | Word Write Cycle Time                | 44.5    | —                  | 52.3       | μs                                                                                                  | Tww = 355 FRC cycles,<br>TA = +125°C, See <b>Note 2</b>          |  |  |

## TABLE 27-12: DC CHARACTERISTICS: PROGRAM MEMORY

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.

2: Other conditions: FRC = 7.37 MHz, TUN<5:0> = b'011111 (for Min), TUN<5:0> = b'100000 (for Max). This parameter depends on the FRC accuracy (see Table 27-20) and the value of the FRC Oscillator Tuning register (see Register 9-4). For complete details on calculating the Minimum and Maximum time see Section 5.3 "Programming Operations".

## TABLE 27-13: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS

| Operating    | g Conditio |                                                   | -40°C ≤TA ≤+85°C for Industrial<br>-40°C ≤TA ≤+125°C for Extended |     |     |       |                                                            |  |  |
|--------------|------------|---------------------------------------------------|-------------------------------------------------------------------|-----|-----|-------|------------------------------------------------------------|--|--|
| Param<br>No. | Symbol     | Characteristics                                   | Min                                                               | Тур | Max | Units | Comments                                                   |  |  |
| _            | Cefc       | External Filter Capacitor<br>Value <sup>(1)</sup> | 22                                                                | _   | _   | μF    | Capacitor must be low<br>series resistance<br>(< 0.5 Ohms) |  |  |

**Note 1:** Typical VCAP voltage = 2.5 volts when  $VDD \ge VDDMIN$ .

© 2009-2012 Microchip Technology Inc.

## 27.2 AC Characteristics and Timing Parameters

This section defines dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 AC characteristics and timing parameters.

## TABLE 27-14: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC

| Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended         Operating voltage VDD range as described in Section 27.0 "Electrical |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Characteristics".                                                                                                                                                                                                                                                     |

## FIGURE 27-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



#### TABLE 27-15: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| Param<br>No. | Symbol | Characteristic        | Min | Тур | Мах | Units | Conditions                                                         |
|--------------|--------|-----------------------|-----|-----|-----|-------|--------------------------------------------------------------------|
| DO50         | Cosco  | OSC2 Pin              | _   | _   | 15  | pF    | In XT and HS modes when<br>external clock is used to drive<br>OSC1 |
| DO56         | Сю     | All I/O Pins and OSC2 | —   | —   | 50  | pF    | EC mode                                                            |
| DO58         | Св     | SCLx, SDAx            |     | _   | 400 | pF    | In l <sup>2</sup> C™ mode                                          |





| АС СНА       | RACTEF                                  | RISTICS                                                                            | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |       |                |                   |                           |  |  |  |
|--------------|-----------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|-------------------|---------------------------|--|--|--|
| Param<br>No. | SymbCharacteristicMinTyp <sup>(1)</sup> |                                                                                    | Мах                                                                                                                                                                                      | Units | Conditions     |                   |                           |  |  |  |
| OS10         | Fin                                     | External CLKI Frequency<br>(External clocks allowed only<br>in EC and ECPLL modes) | DC                                                                                                                                                                                       | _     | 40             | MHz               | EC                        |  |  |  |
|              |                                         | Oscillator Crystal Frequency                                                       | 3.5<br>—<br>10                                                                                                                                                                           |       | 10<br>33<br>40 | MHz<br>kHz<br>MHz | XT<br>Sosc<br>HS          |  |  |  |
| OS20         | Tosc                                    | Tosc = 1/Fosc                                                                      | 12.5                                                                                                                                                                                     |       | DC             | ns                | _                         |  |  |  |
| OS25         | TCY                                     | Instruction Cycle Time <sup>(2)</sup>                                              | 25                                                                                                                                                                                       |       | DC             | ns                | _                         |  |  |  |
| OS30         | TosL,<br>TosH                           | External Clock in (OSC1)<br>High or Low Time                                       | 0.375 x Tosc                                                                                                                                                                             | —     | 0.625 x Tosc   | ns                | EC                        |  |  |  |
| OS31         | TosR,<br>TosF                           | External Clock in (OSC1)<br>Rise or Fall Time                                      | _                                                                                                                                                                                        | —     | 20             | ns                | EC                        |  |  |  |
| OS40         | TckR                                    | CLKO Rise Time <sup>(3)</sup>                                                      | _                                                                                                                                                                                        | 5.2   |                | ns                | —                         |  |  |  |
| OS41         | TckF                                    | CLKO Fall Time <sup>(3)</sup>                                                      | _                                                                                                                                                                                        | 5.2   | —              | ns                | —                         |  |  |  |
| OS41         | Gм                                      | External Oscillator<br>Transconductance                                            | 14                                                                                                                                                                                       | 16    | 18             | mA/V              | VDD = 3.3V,<br>TA = +25°C |  |  |  |

#### TABLE 27-16: EXTERNAL CLOCK TIMING REQUIREMENTS

Note 1: Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.

2: Instruction cycle period (TCY) equals two times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKI pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices.

3: Measurements are taken in EC mode. The CLKO signal is measured on the OSC2 pin.

| АС СНА       | RACTERI | STICS                                                               | stated)                                          | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise<br>stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial<br>$-40^{\circ}C \leq TA \leq +125^{\circ}C$ for Extended |     |     |     |                             |  |  |
|--------------|---------|---------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----------------------------|--|--|
| Param<br>No. | Symbol  | Characteris                                                         | stic Min Typ <sup>(1)</sup> Max Units Conditions |                                                                                                                                                                                                                 |     |     |     | Conditions                  |  |  |
| OS50         | Fplli   | PLL Voltage Controlled<br>Oscillator (VCO) Input<br>Frequency Range |                                                  | 0.8                                                                                                                                                                                                             |     | 8   | MHz | ECPLL, XTPLL modes          |  |  |
| OS51         | Fsys    | On-Chip VCO Syster<br>Frequency                                     | m                                                | 100                                                                                                                                                                                                             | —   | 200 | MHz | —                           |  |  |
| OS52         | TLOCK   | PLL Start-up Time (L                                                | .ock Time)                                       | 0.9                                                                                                                                                                                                             | 1.5 | 3.1 | mS  | —                           |  |  |
| OS53         | DCLK    | CLKO Stability (Jitter                                              | -) <sup>(2)</sup>                                | -3                                                                                                                                                                                                              | 0.5 | 3   | %   | Measured over 100 ms period |  |  |

## TABLE 27-17: PLL CLOCK TIMING SPECIFICATIONS (VDD = 3.0V TO 3.6V)

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested in manufacturing.

2: These parameters are characterized by similarity, but are not tested in manufacturing. This specification is based on clock cycle by clock cycle measurements. To calculate the effective jitter for individual time bases or communication clocks use this formula:

$$Peripheral Clock Jitter = \frac{DCLK}{\sqrt{\frac{FOSC}{Peripheral Bit Rate Clock}}}$$

For example: Fosc = 32 MHz, DCLK = 3%, SPI bit rate clock, (i.e., SCK) is 2 MHz.

$$SPI SCK Jitter = \left[\frac{D_{CLK}}{\sqrt{\left(\frac{32 MHz}{2 MHz}\right)}}\right] = \left[\frac{3\%}{\sqrt{16}}\right] = \left[\frac{3\%}{4}\right] = 0.75\%$$

#### TABLE 27-18: AUXILIARY PLL CLOCK TIMING SPECIFICATIONS (VDD = 3.0V TO 3.6V)

| АС СНА       | RACTERI | STICS                                             | stated) | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |                    |     |       |            |  |  |
|--------------|---------|---------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|------------|--|--|
| Param<br>No. | Symbol  | Characteris                                       | stic    | Min                                                                                                                                                                              | Typ <sup>(1)</sup> | Max | Units | Conditions |  |  |
| OS56         | Fhpout  | 0n-Chip 16x PLL CC<br>Frequency                   | 0       | 112                                                                                                                                                                              | 118                | 120 | MHz   | _          |  |  |
| OS57         | Fhpin   | On-Chip 16x PLL Phase<br>Detector Input Frequency |         | 7.0                                                                                                                                                                              | 7.37               | 7.5 | MHz   | _          |  |  |
| OS58         | Tsu     | Frequency Generator Lock<br>Time                  |         | _                                                                                                                                                                                | —                  | 10  | μs    | _          |  |  |

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested in manufacturing.

| AC CHA       | RACTERISTICS            |        | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for Extended |          |                      |                                  |  |  |  |  |
|--------------|-------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|----------------------------------|--|--|--|--|
| Param<br>No. | Characteristic          | Min    | Тур                                                                                                                                                                                                       | Max      | Units                | lions                            |  |  |  |  |
|              | Internal FRC Accuracy @ | FRC Fr | equency                                                                                                                                                                                                   | = 7.37 N | IHz <sup>(1,2)</sup> |                                  |  |  |  |  |
| F20a         | FRC                     | -1     | _                                                                                                                                                                                                         | +1       | %                    | -40°C ≤TA ≤+85°C VDD = 3.0-3.6   |  |  |  |  |
| F20b         | FRC                     | -2     | _                                                                                                                                                                                                         | +2       | %                    | -40°C ≤TA ≤+125°C VDD = 3.0-3.6V |  |  |  |  |

#### TABLE 27-19: AC CHARACTERISTICS: INTERNAL FRC ACCURACY

**Note 1:** Frequency calibrated at +25°C and 3.3V. The TUN<5:0> bits can be used to compensate for temperature drift.

## TABLE 27-20: AC CHARACTERISTICS: INTERNAL LPRC ACCURACY

| АС СН/       | ARACTERISTICS                    | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |     |     |       |                   |  |  |  |
|--------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|-------------------|--|--|--|
| Param<br>No. | Characteristic                   | Min                                                                                                                                                                              | Тур | Max | Units | Conditions        |  |  |  |
|              | LPRC @ 32.768 kHz <sup>(1)</sup> |                                                                                                                                                                                  |     |     |       |                   |  |  |  |
| F21a         | LPRC                             | -40                                                                                                                                                                              |     | +40 | %     | -40°C ≤TA ≤+85°C  |  |  |  |
| F21b         | LPRC                             | -70                                                                                                                                                                              |     | +70 | %     | -40°C ≤TA ≤+125°C |  |  |  |

Note 1: Change of LPRC frequency as VDD changes.





| TABLE 27-21: | I/O TIMING REQUIREMENTS |
|--------------|-------------------------|
|--------------|-------------------------|

| AC CHARACTERISTICS |        |                                                                                                                              | Standard Ope<br>(unless other<br>Operating temp         | onditions: 3.0V to 3.6V<br>ed)<br>-40°C ≤TA ≤+85°C for Industrial<br>-40°C ≤TA ≤+125°C for Extended |     |       |            |                                             |
|--------------------|--------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-------|------------|---------------------------------------------|
| Param<br>No.       | Symbol | Character                                                                                                                    | Min                                                     | Typ <sup>(1)</sup>                                                                                  | Max | Units | Conditions |                                             |
| DO31               | TIOR   | Port Output Rise Tim                                                                                                         | ie:                                                     |                                                                                                     |     |       |            |                                             |
|                    |        | 4x Source Driver Pir<br>RA14, RA15, RB0-R<br>RC4, RC12-RC14, F<br>RD12, RD14, RD15,<br>RF0-RF8, RF12, RF<br>RG6-RG9, RG14, R | B15, RC1-<br>RD0-RD2, RD8-<br>RE8, RE9,<br>13, RG0-RG3, |                                                                                                     | 10  | 25    | ns         | Refer to Figure 27-1<br>for test conditions |
|                    |        | 8x Source Driver Pir                                                                                                         | is - RC15                                               | _                                                                                                   | 8   | 20    | ns         |                                             |
|                    |        | 16x Source Driver Pi<br>RG12, RG13                                                                                           | ns - RE0-RE7,                                           | _                                                                                                   | 6   | 15    | ns         |                                             |
| DO32               | TIOF   | Port Output Fall Time                                                                                                        | e:                                                      |                                                                                                     |     |       |            |                                             |
|                    |        | 4x Source Driver Pir<br>RA14, RA15, RB0-R<br>RC4, RC12-RC14, F<br>RD12, RD14, RD15,<br>RF0-RF8, RF12, RF<br>RG6-RG9, RG14, R | B15, RC1-<br>RD0-RD2, RD8-<br>RE8, RE9,<br>13, RG0-RG3, | _                                                                                                   | 10  | 25    | ns         | Refer to Figure 27-1<br>for test conditions |
|                    |        | 8x Source Driver Pir                                                                                                         | is - RC15                                               | _                                                                                                   | 8   | 20    | ns         | ]                                           |
|                    |        | 16x Source Driver Pi<br>RG12, RG13                                                                                           | _                                                       | 6                                                                                                   | 15  | ns    |            |                                             |
| DI35               | TINP   | INTx Pin High or Low                                                                                                         | v Time (input)                                          | 20                                                                                                  | _   | _     | ns         | _                                           |
| DI40               | Trbp   | CNx High or Low Tir                                                                                                          | ne (input)                                              | 2                                                                                                   | _   | _     | TCY        | —                                           |

Note 1: Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.



FIGURE 27-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING CHARACTERISTICS

|              |                      | Standard Onerating Conditional 2 0V/to 2 6V  |
|--------------|----------------------|----------------------------------------------|
|              | TIMING REQUIREMENTS  |                                              |
| TABLE 27-22: | RESET, WATCHDOG TIME | R, OSCILLATOR START-UP TIMER, POWER-UP TIMER |

|              |        |                                                                | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |                                 |     |       |                                                                                           |  |  |  |
|--------------|--------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|-------|-------------------------------------------------------------------------------------------|--|--|--|
| Param<br>No. | Symbol | Characteristic <sup>(1)</sup>                                  | Min                                                                                                                                                                                      | Тур <sup>(2)</sup>              | Мах | Units | Conditions                                                                                |  |  |  |
| SY10         | ТмсL   | MCLR Pulse Width (low)                                         | 2                                                                                                                                                                                        | _                               | _   | μs    | -40°C to +85°C                                                                            |  |  |  |
| SY11         | TPWRT  | Power-up Timer Period                                          | _                                                                                                                                                                                        | 2<br>4<br>16<br>32<br>64<br>128 |     | ms    | -40°C to +85°C<br>User programmable                                                       |  |  |  |
| SY12         | TPOR   | Power-on Reset Delay                                           | 3                                                                                                                                                                                        | 10                              | 30  | μs    | -40°C to +85°C                                                                            |  |  |  |
| SY13         | Tioz   | I/O High-Impedance from<br>MCLR Low or Watchdog<br>Timer Reset | 0.68                                                                                                                                                                                     | 0.72                            | 1.2 | μs    | _                                                                                         |  |  |  |
| SY20         | Twdt1  | Watchdog Timer Time-out<br>Period                              | _                                                                                                                                                                                        | _                               |     | ms    | See Section 24.4 "Watch-<br>dog Timer (WDT)" and<br>LPRC parameter F21a<br>(Table 27-20). |  |  |  |
| SY30         | Tost   | Oscillator Start-up Time                                       | —                                                                                                                                                                                        | 1024 Tosc                       |     | —     | Tosc = OSC1 period                                                                        |  |  |  |

**Note 1:** These parameters are characterized but not tested in manufacturing.

**2:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.

#### FIGURE 27-5: TIMER1, 2 AND 3 EXTERNAL CLOCK TIMING CHARACTERISTICS



# TABLE 27-23: TIMER1 EXTERNAL CLOCK TIMING REQUIREMENTS<sup>(1)</sup>

| АС СНА       | RACTERIST | ICS                                                                                                     |                             | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |                                           |     |                     |       |                                          |  |  |
|--------------|-----------|---------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----|---------------------|-------|------------------------------------------|--|--|
| Param<br>No. | Symbol    | Charac                                                                                                  | teristic                    |                                                                                                                                                                                          | Min                                       | Тур | Max                 | Units | Conditions                               |  |  |
| TA10         | ТтхН      | TxCK High Time                                                                                          | Synchro<br>no preso         |                                                                                                                                                                                          | Tcy + 20                                  |     | _                   | ns    | Must also meet parameter TA15.           |  |  |
|              |           |                                                                                                         | Synchro<br>with pres        |                                                                                                                                                                                          | (Tcy + 20)/N                              |     | —                   | ns    | N = prescale<br>value                    |  |  |
|              |           |                                                                                                         | Asynchr                     | onous                                                                                                                                                                                    | 20                                        | _   | —                   | ns    | (1, 8, 64, 256)                          |  |  |
| TA11         |           |                                                                                                         | Synchro<br>no presc         |                                                                                                                                                                                          | (Tcy + 20)                                | _   | -                   | ns    | Must also meet parameter TA15.           |  |  |
|              |           |                                                                                                         | Synchro<br>with pres        |                                                                                                                                                                                          | (Tcy + 20)/N                              | _   | —                   | ns    | N = prescale<br>value                    |  |  |
|              |           |                                                                                                         | Asynchr                     | onous                                                                                                                                                                                    | 20                                        |     |                     | ns    | (1, 8, 64, 256)                          |  |  |
| TA15         | ΤτχΡ      | TxCK Input<br>Period                                                                                    | Synchro<br>no presc         |                                                                                                                                                                                          | 2 Tcy + 40                                | _   | —                   | ns    | —                                        |  |  |
|              |           |                                                                                                         | Synchronous, with prescaler |                                                                                                                                                                                          | Greater of:<br>40 ns or<br>(2 Tcy + 40)/N | —   | —                   | —     | N = prescale<br>value<br>(1, 8, 64, 256) |  |  |
|              |           |                                                                                                         | Asynchr                     | onous                                                                                                                                                                                    | 40                                        | _   | _                   | ns    | —                                        |  |  |
| OS60         | Ft1       | SOSCI/T1CK Oscillator Input<br>frequency Range (oscillator<br>enabled by setting bit TCS<br>(T1CON<1>)) |                             | or                                                                                                                                                                                       | DC                                        |     | 50                  | kHz   | —                                        |  |  |
| TA20         | TCKEXTMRL | Delay from Exter<br>Edge to Timer In                                                                    |                             | Clock                                                                                                                                                                                    | 0.75 Tcy + 40                             |     | 1.75<br>Tcy +<br>40 |       | —                                        |  |  |

Note 1: Timer1 is a Type A.

© 2009-2012 Microchip Technology Inc.

| АС СН        | ARACTERIS | TICS                                                    |                             | (unles | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for Extended |     |               |       |                                                                              |  |  |
|--------------|-----------|---------------------------------------------------------|-----------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|-------|------------------------------------------------------------------------------|--|--|
| Param<br>No. | Symbol    | Charao                                                  | Characteristic <sup>(</sup> |        | Min                                                                                                                                                                                                      | Тур | Мах           | Units | Conditions                                                                   |  |  |
| TB10         | TtxH      | TxCK High<br>Time                                       | Synchro<br>mode             | onous  | Greater of:<br>20 or<br>(Tcy + 20)/N                                                                                                                                                                     | _   | _             | ns    | Must also meet<br>parameter TB15<br>N = prescale<br>value<br>(1, 8, 64, 256) |  |  |
| TB11         | TtxL      | TxCK Low<br>Time                                        | Synchro<br>mode             | onous  | Greater of:<br>20 or<br>(Tcy + 20)/N                                                                                                                                                                     | _   |               | ns    | Must also meet<br>parameter TB15<br>N = prescale<br>value<br>(1, 8, 64, 256) |  |  |
| TB15         | TtxP      | TxCK<br>Input<br>Period                                 | Synchro<br>mode             | onous  | Greater of:<br>40 or<br>(2 Tcy + 40)/N                                                                                                                                                                   | _   | _             | ns    | N = prescale<br>value<br>(1, 8, 64, 256)                                     |  |  |
| TB20         | TCKEXTMRL | Delay from External<br>Clock Edge to Timer<br>Increment |                             |        | 0.75 Tcy + 40                                                                                                                                                                                            | _   | 1.75 Tcy + 40 | ns    | —                                                                            |  |  |

# TABLE 27-24: TIMER2, TIMER4 EXTERNAL CLOCK TIMING REQUIREMENTS

Note 1: These parameters are characterized, but are not tested in manufacturing.

#### TABLE 27-25: TIMER3, TIMER5 EXTERNAL CLOCK TIMING REQUIREMENTS

| АС СНА       | RACTERIST | TICS                                                         | (ui                      | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |            |               |     |       |                               |  |  |
|--------------|-----------|--------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------|-----|-------|-------------------------------|--|--|
| Param<br>No. | Symbol    | Characteristic <sup>(1)</sup>                                |                          |                                                                                                                                                                                          | Min        | Тур           | Мах | Units | Conditions                    |  |  |
| TC10         | TtxH      | TxCK High<br>Time                                            | Synchrono                | ous                                                                                                                                                                                      | Tcy + 20   |               |     | ns    | Must also meet parameter TC15 |  |  |
| TC11         | TtxL      | TxCK Low<br>Time                                             | Synchrono                | ous                                                                                                                                                                                      | Tcy + 20   | _             | —   | ns    | Must also meet parameter TC15 |  |  |
| TC15         | TtxP      | TxCK Input<br>Period                                         | Synchrono<br>with presca |                                                                                                                                                                                          | 2 Tcy + 40 |               | —   | ns    | —                             |  |  |
| TC20         | TCKEXTMRL | Delay from External TxCK<br>Clock Edge to Timer<br>Increment |                          | 0.75 Tcy + 40                                                                                                                                                                            | _          | 1.75 Tcy + 40 | ns  | —     |                               |  |  |

Note 1: These parameters are characterized, but are not tested in manufacturing.





#### TABLE 27-26: INPUT CAPTURE TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |              |     |       |                                  |  |  |  |  |
|--------------------|--------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|-------|----------------------------------|--|--|--|--|
| Param<br>No.       | Symbol | Characte                       | ristic <sup>(1)</sup>                                                                                                                                                                    | Min          | Мах | Units | Conditions                       |  |  |  |  |
| IC10               | TccL   | TccL ICx Input Low Time No pro |                                                                                                                                                                                          | 0.5 Tcy + 20 | _   | ns    | _                                |  |  |  |  |
|                    |        |                                | With prescaler                                                                                                                                                                           | 10           | _   | ns    | —                                |  |  |  |  |
| IC11               | TccH   | ICx Input High Time            | No prescaler                                                                                                                                                                             | 0.5 Tcy + 20 | _   | ns    | —                                |  |  |  |  |
|                    |        |                                | With prescaler                                                                                                                                                                           | 10           | _   | ns    | _                                |  |  |  |  |
| IC15               | TccP   | ICx Input Period               |                                                                                                                                                                                          | (Tcy + 40)/N |     | ns    | N = prescale<br>value (1, 4, 16) |  |  |  |  |

**Note 1:** These parameters are characterized but not tested in manufacturing.

## FIGURE 27-7: OUTPUT COMPARE MODULE (OCx) TIMING CHARACTERISTICS



#### TABLE 27-27: OUTPUT COMPARE MODULE TIMING REQUIREMENTS

| АС СНА       | ISTICS | (unless                       | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for Extended |     |     |       |                    |  |  |  |
|--------------|--------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|--------------------|--|--|--|
| Param<br>No. | Symbol | Characteristic <sup>(1)</sup> | Min                                                                                                                                                                                                      | Тур | Мах | Units | Conditions         |  |  |  |
| OC10         | TccF   | OCx Output Fall Time          | —                                                                                                                                                                                                        | —   |     | ns    | See parameter DO32 |  |  |  |
| OC11         | TccR   | OCx Output Rise Time          | — — ns See parameter DO31                                                                                                                                                                                |     |     |       |                    |  |  |  |

Note 1: These parameters are characterized but not tested in manufacturing.

<sup>© 2009-2012</sup> Microchip Technology Inc.

## FIGURE 27-8: OC/PWM MODULE TIMING CHARACTERISTICS



#### TABLE 27-28: SIMPLE OC/PWM MODE TIMING REQUIREMENTS

| AC CHAF      |        |                                  |             | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature-40°C ≤TA ≤+85°C for Industrial-40°C ≤TA ≤+125°C for Extended |          |       |            |  |  |  |
|--------------|--------|----------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|------------|--|--|--|
| Param<br>No. | Symbol | Characteristic <sup>(1)</sup>    | Min Typ Max |                                                                                                                                                        |          | Units | Conditions |  |  |  |
| OC15         | Tfd    | Fault Input to PWM I/O<br>Change |             | _                                                                                                                                                      | Tcy + 20 | ns    | _          |  |  |  |
| OC20         | TFLT   | Fault Input Pulse Width          | Tcy + 20    | _                                                                                                                                                      | —        | ns    | —          |  |  |  |

**Note 1:** These parameters are characterized but not tested in manufacturing.

#### FIGURE 27-9: HIGH-SPEED PWM MODULE FAULT TIMING CHARACTERISTICS



#### FIGURE 27-10: HIGH-SPEED PWM MODULE TIMING CHARACTERISTICS



## TABLE 27-29: HIGH-SPEED PWM MODULE TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                   | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |     |     |       |                |  |
|--------------------|--------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|----------------|--|
| Param<br>No.       | Symbol | Characteristic <sup>(1)</sup>     | Min                                                                                                                                                                                      | Тур | Max | Units | Conditions     |  |
| MP10               | TFPWM  | PWM Output Fall Time              | —                                                                                                                                                                                        | 2.5 | _   | ns    | —              |  |
| MP11               | TRPWM  | PWM Output Rise Time              | —                                                                                                                                                                                        | 2.5 | _   | ns    | —              |  |
| MP20               | Tfd    | Fault Input ↓to PWM<br>I/O Change | _                                                                                                                                                                                        |     | 15  | ns    | DTC<10> = 10   |  |
| MP30               | Tfh    | Minimum PWM Fault Pulse Width     | 8                                                                                                                                                                                        | _   | _   | ns    | —              |  |
| MP31               | TPDLY  | Tap Delay                         | 1.04                                                                                                                                                                                     | _   | —   | ns    | ACLK = 120 MHz |  |
| MP32               | ACLK   | PWM Input Clock                   | —                                                                                                                                                                                        | _   | 120 | MHz   | See Note 2     |  |

**Note 1:** These parameters are characterized but not tested in manufacturing.

2: This parameter is a maximum allowed input clock for the PWM module.

© 2009-2012 Microchip Technology Inc.

| AC CHARAC            | CTERISTICS                               |                                             | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature         -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |     |     |     |  |  |  |
|----------------------|------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--|--|--|
| Maximum<br>Data Rate | Master<br>Transmit Only<br>(Half-Duplex) | Master<br>Transmit/Receive<br>(Full-Duplex) | Slave<br>Transmit/Receive<br>(Full-Duplex)                                                                                                                                                 | CKE | СКР | SMP |  |  |  |
| 15 MHz               | Table 27-31                              | —                                           | _                                                                                                                                                                                          | 0,1 | 0,1 | 0,1 |  |  |  |
| 10 MHz               | —                                        | Table 27-32                                 | —                                                                                                                                                                                          | 1   | 0,1 | 1   |  |  |  |
| 10 MHz               | —                                        | Table 27-33                                 | —                                                                                                                                                                                          | 0   | 0,1 | 1   |  |  |  |
| 15 MHz               | —                                        | —                                           | Table 27-34                                                                                                                                                                                | 1   | 0   | 0   |  |  |  |
| 11 MHz               | —                                        | —                                           | Table 27-35                                                                                                                                                                                | 1   | 1   | 0   |  |  |  |
| 15 MHz               | —                                        | —                                           | Table 27-36                                                                                                                                                                                | 0   | 1   | 0   |  |  |  |
| 11 MHz               | _                                        | _                                           | Table 27-37                                                                                                                                                                                | 0   | 0   | 0   |  |  |  |

## TABLE 27-30: SPIX MAXIMUM DATA/CLOCK RATE SUMMARY

# FIGURE 27-11: SPIX MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY CKE = 0) TIMING CHARACTERISTICS



#### FIGURE 27-12: SPIX MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY CKE = 1) TIMING CHARACTERISTICS



| AC CHARACTERISTICS |                       |                                              | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature-40°C ≤TA ≤+85°C for Industrial-40°C ≤TA ≤+125°C for Extended |                    |            |     |                               |  |  |
|--------------------|-----------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------|-----|-------------------------------|--|--|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                | Min                                                                                                                                                    | Тур <sup>(2)</sup> | Conditions |     |                               |  |  |
| SP10               | TscP                  | Maximum SCK Frequency                        | —                                                                                                                                                      | _                  | 15         | MHz | See Note 3                    |  |  |
| SP20               | TscF                  | SCKx Output Fall Time                        | —                                                                                                                                                      | —                  | _          | ns  | See parameter DO32 and Note 4 |  |  |
| SP21               | TscR                  | SCKx Output Rise Time                        | —                                                                                                                                                      | —                  |            | ns  | See parameter DO31 and Note 4 |  |  |
| SP30               | TdoF                  | SDOx Data Output Fall Time                   | —                                                                                                                                                      | —                  | _          | ns  | See parameter DO32 and Note 4 |  |  |
| SP31               | TdoR                  | SDOx Data Output Rise Time                   | —                                                                                                                                                      | —                  | _          | ns  | See parameter DO31 and Note 4 |  |  |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge    | -                                                                                                                                                      | 6                  | 20         | ns  | —                             |  |  |
| SP36               | TdiV2scH,<br>TdiV2scL | SDOx Data Output Setup to<br>First SCKx Edge | 30                                                                                                                                                     | —                  | _          | ns  | —                             |  |  |

#### TABLE 27-31: SPIX MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY) TIMING REQUIREMENTS

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

**3:** The minimum clock period for SCKx is 66.7 ns. Therefore, the clock generated in Master mode must not violate this specification.

**4:** Assumes 50 pF load on all SPIx pins.

© 2009-2012 Microchip Technology Inc.



# FIGURE 27-13: SPIX MASTER MODE (FULL-DUPLEX, CKE = 1, CKP = x, SMP = 1) TIMING CHARACTERISTICS

# TABLE 27-32:SPIX MASTER MODE (FULL-DUPLEX, CKE = 1, CKP = x, SMP = 1) TIMING<br/>REQUIREMENTS

|              |                       |                                               | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |                    |     |       |                               |  |  |
|--------------|-----------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|-------------------------------|--|--|
| Param<br>No. | Symbol                | Characteristic <sup>(1)</sup>                 | Min                                                                                                                                                                                      | Тур <sup>(2)</sup> | Max | Units | Conditions                    |  |  |
| SP10         | TscP                  | Maximum SCK Frequency                         | —                                                                                                                                                                                        | _                  | 10  | MHz   | See Note 3                    |  |  |
| SP20         | TscF                  | SCKx Output Fall Time                         | —                                                                                                                                                                                        | —                  | _   | ns    | See parameter DO32 and Note 4 |  |  |
| SP21         | TscR                  | SCKx Output Rise Time                         | —                                                                                                                                                                                        |                    | —   | ns    | See parameter DO31 and Note 4 |  |  |
| SP30         | TdoF                  | SDOx Data Output Fall Time                    | —                                                                                                                                                                                        | —                  | _   | ns    | See parameter DO32 and Note 4 |  |  |
| SP31         | TdoR                  | SDOx Data Output Rise Time                    | —                                                                                                                                                                                        | —                  | _   | ns    | See parameter DO31 and Note 4 |  |  |
| SP35         | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge     | —                                                                                                                                                                                        | 6                  | 20  | ns    | —                             |  |  |
| SP36         | TdoV2sc,<br>TdoV2scL  | SDOx Data Output Setup to<br>First SCKx Edge  | 30                                                                                                                                                                                       |                    | —   | ns    | _                             |  |  |
| SP40         | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data<br>Input to SCKx Edge | 30                                                                                                                                                                                       | —                  |     | ns    | _                             |  |  |
| SP41         | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge     | 30                                                                                                                                                                                       | —                  |     | ns    | —                             |  |  |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

- **3:** The minimum clock period for SCKx is 100 ns. The clock generated in Master mode must not violate this specification.
- **4:** Assumes 50 pF load on all SPIx pins.





# TABLE 27-33:SPIX MASTER MODE (FULL-DUPLEX, CKE = 0, CKP = x, SMP = 1) TIMING<br/>REQUIREMENTS

| AC CHARACTERISTICS |                       |                                               | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |                    |     |       |                                       |  |
|--------------------|-----------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|---------------------------------------|--|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                 | Min                                                                                                                                                                                      | Тур <sup>(2)</sup> | Мах | Units | Conditions                            |  |
| SP10               | TscP                  | Maximum SCK Frequency                         | _                                                                                                                                                                                        | —                  | 10  | MHz   | -40°C to +125°C and see <b>Note 3</b> |  |
| SP20               | TscF                  | SCKx Output Fall Time                         | _                                                                                                                                                                                        | —                  | _   | ns    | See parameter DO32 and Note 4         |  |
| SP21               | TscR                  | SCKx Output Rise Time                         | —                                                                                                                                                                                        | -                  | _   | ns    | See parameter DO31 and Note 4         |  |
| SP30               | TdoF                  | SDOx Data Output Fall Time                    | _                                                                                                                                                                                        | -                  | _   | ns    | See parameter DO32 and <b>Note 4</b>  |  |
| SP31               | TdoR                  | SDOx Data Output Rise Time                    | _                                                                                                                                                                                        | —                  | _   | ns    | See parameter DO31 and Note 4         |  |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after SCKx Edge        | —                                                                                                                                                                                        | 6                  | 20  | ns    | —                                     |  |
| SP36               | TdoV2scH,<br>TdoV2scL | SDOx Data Output Setup to<br>First SCKx Edge  | 30                                                                                                                                                                                       | -                  | _   | ns    | —                                     |  |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data<br>Input to SCKx Edge | 30                                                                                                                                                                                       | —                  |     | ns    | _                                     |  |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge     | 30                                                                                                                                                                                       |                    |     | ns    | —                                     |  |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

**2:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

**3:** The minimum clock period for SCKx is 100 ns. The clock generated in Master mode must not violate this specification.

4: Assumes 50 pF load on all SPIx pins.



# FIGURE 27-15: SPIx SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 0, SMP = 0) TIMING CHARACTERISTICS

# TABLE 27-34:SPIX SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 0, SMP = 0) TIMING<br/>REQUIREMENTS

| AC CHARACTERISTICS |                       |                                                              | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |                    |     |       |                               |  |
|--------------------|-----------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|-------------------------------|--|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                                | Min                                                                                                                                                                                      | Тур <sup>(2)</sup> | Мах | Units | Conditions                    |  |
| SP70               | TscP                  | Maximum SCK Input Frequency                                  | _                                                                                                                                                                                        |                    | 15  | MHz   | See Note 3                    |  |
| SP72               | TscF                  | SCKx Input Fall Time                                         |                                                                                                                                                                                          | _                  |     | ns    | See parameter DO32 and Note 4 |  |
| SP73               | TscR                  | SCKx Input Rise Time                                         | —                                                                                                                                                                                        |                    |     | ns    | See parameter DO31 and Note 4 |  |
| SP30               | TdoF                  | SDOx Data Output Fall Time                                   | —                                                                                                                                                                                        |                    |     | ns    | See parameter DO32 and Note 4 |  |
| SP31               | TdoR                  | SDOx Data Output Rise Time                                   | —                                                                                                                                                                                        | —                  | —   | ns    | See parameter DO31 and Note 4 |  |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge                    | —                                                                                                                                                                                        | 6                  | 20  | ns    | —                             |  |
| SP36               | TdoV2scH,<br>TdoV2scL | SDOx Data Output Setup to<br>First SCKx Edge                 | 30                                                                                                                                                                                       | _                  | _   | ns    | —                             |  |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge                   | 30                                                                                                                                                                                       | —                  | _   | ns    | —                             |  |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge                    | 30                                                                                                                                                                                       | —                  | _   | ns    | —                             |  |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SSx} \downarrow$ to SCKx $\uparrow$ or SCKx Input | 120                                                                                                                                                                                      | —                  | _   | ns    | —                             |  |
| SP51               | TssH2doZ              | SSx                                                          | 10                                                                                                                                                                                       | —                  | 50  | ns    | —                             |  |
| SP52               | TscH2ssH<br>TscL2ssH  | SSx after SCKx Edge                                          | 1.5 Tcy + 40                                                                                                                                                                             | —                  | _   | ns    | See Note 4                    |  |
| SP60               | TssL2doV              | SDOx Data Output Valid after<br>SSx Edge                     | —                                                                                                                                                                                        |                    | 50  | ns    | —                             |  |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

**3:** The minimum clock period for SCKx is 66.7 ns. Therefore, the SCK clock generated by the Master must not violate this specification.

**4:** Assumes 50 pF load on all SPIx pins.





# TABLE 27-35:SPIX SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 1, SMP = 0) TIMING<br/>REQUIREMENTS

|              |                       |                                                              | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |                    |     |       |                               |  |
|--------------|-----------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|-------------------------------|--|
| Param<br>No. | Symbol                | Characteristic <sup>(1)</sup>                                | Min                                                                                                                                                                                                                                                                                     | Тур <sup>(2)</sup> | Max | Units | Conditions                    |  |
| SP70         | TscP                  | Maximum SCK Input Frequency                                  | _                                                                                                                                                                                                                                                                                       | _                  | 11  | MHz   | See Note 3                    |  |
| SP72         | TscF                  | SCKx Input Fall Time                                         | —                                                                                                                                                                                                                                                                                       | _                  | _   | ns    | See parameter DO32 and Note 4 |  |
| SP73         | TscR                  | SCKx Input Rise Time                                         | —                                                                                                                                                                                                                                                                                       | _                  | _   | ns    | See parameter DO31 and Note 4 |  |
| SP30         | TdoF                  | SDOx Data Output Fall Time                                   | —                                                                                                                                                                                                                                                                                       | _                  | _   | ns    | See parameter DO32 and Note 4 |  |
| SP31         | TdoR                  | SDOx Data Output Rise Time                                   | —                                                                                                                                                                                                                                                                                       | —                  | _   | ns    | See parameter DO31 and Note 4 |  |
| SP35         | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge                    | —                                                                                                                                                                                                                                                                                       | 6                  | 20  | ns    | —                             |  |
| SP36         | TdoV2scH,<br>TdoV2scL | SDOx Data Output Setup to<br>First SCKx Edge                 | 30                                                                                                                                                                                                                                                                                      | _                  | _   | ns    | —                             |  |
| SP40         | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge                   | 30                                                                                                                                                                                                                                                                                      | _                  |     | ns    | —                             |  |
| SP41         | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge                    | 30                                                                                                                                                                                                                                                                                      | —                  |     | ns    | —                             |  |
| SP50         | TssL2scH,<br>TssL2scL | $\overline{SSx} \downarrow$ to SCKx $\uparrow$ or SCKx Input | 120                                                                                                                                                                                                                                                                                     | _                  | _   | ns    | —                             |  |
| SP51         | TssH2doZ              | SSx                                                          | 10                                                                                                                                                                                                                                                                                      | —                  | 50  | ns    | —                             |  |
| SP52         | TscH2ssH<br>TscL2ssH  | SSx after SCKx Edge                                          | 1.5 TCY + 40                                                                                                                                                                                                                                                                            | _                  |     | ns    | See Note 4                    |  |
| SP60         | TssL2doV              | SDOx Data Output Valid after<br>SSx Edge                     | —                                                                                                                                                                                                                                                                                       | —                  | 50  | ns    | —                             |  |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

**2:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

**3:** The minimum clock period for SCKx is 91 ns. Therefore, the SCK clock generated by the Master must not violate this specification.

**4:** Assumes 50 pF load on all SPIx pins.



## FIGURE 27-17: SPIX SLAVE MODE (FULL-DUPLEX CKE = 0, CKP = 1, SMP = 0) TIMING CHARACTERISTICS

# TABLE 27-36:SPIX SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 1, SMP = 0) TIMING<br/>REQUIREMENTS

| AC CHARACTERISTICS |                       |                                                            | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |                    |     |       |                               |  |
|--------------------|-----------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|-------------------------------|--|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                              | Min                                                                                                                                                                                      | Тур <sup>(2)</sup> | Max | Units | Conditions                    |  |
| SP70               | TscP                  | Maximum SCK Input Frequency                                | —                                                                                                                                                                                        | _                  | 15  | MHz   | See Note 3                    |  |
| SP72               | TscF                  | SCKx Input Fall Time                                       | —                                                                                                                                                                                        |                    |     | ns    | See parameter DO32 and Note 4 |  |
| SP73               | TscR                  | SCKx Input Rise Time                                       | —                                                                                                                                                                                        | _                  | _   | ns    | See parameter DO31 and Note 4 |  |
| SP30               | TdoF                  | SDOx Data Output Fall Time                                 | —                                                                                                                                                                                        | _                  |     | ns    | See parameter DO32 and Note 4 |  |
| SP31               | TdoR                  | SDOx Data Output Rise Time                                 | —                                                                                                                                                                                        | _                  | _   | ns    | See parameter DO31 and Note 4 |  |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge                  | —                                                                                                                                                                                        | 6                  | 20  | ns    | —                             |  |
| SP36               | TdoV2scH,<br>TdoV2scL | SDOx Data Output Setup to<br>First SCKx Edge               | 30                                                                                                                                                                                       |                    |     | ns    | —                             |  |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge                 | 30                                                                                                                                                                                       |                    |     | ns    | —                             |  |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge                  | 30                                                                                                                                                                                       | -                  | _   | ns    | —                             |  |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SSx} \downarrow to SCKx \uparrow or SCKx Input$ | 120                                                                                                                                                                                      | _                  | _   | ns    | _                             |  |
| SP51               | TssH2doZ              | SSx                                                        | 10                                                                                                                                                                                       |                    | 50  | ns    | —                             |  |
| SP52               | TscH2ssH<br>TscL2ssH  | SSx after SCKx Edge                                        | 1.5 TCY + 40                                                                                                                                                                             |                    |     | ns    | See Note 4                    |  |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

**3:** The minimum clock period for SCKx is 66.7 ns. Therefore, the SCK clock generated by the Master must not violate this specification.

**4:** Assumes 50 pF load on all SPIx pins.



FIGURE 27-18: SPIx SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0) TIMING CHARACTERISTICS

# TABLE 27-37:SPIX SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0) TIMING<br/>REQUIREMENTS

| AC CHA       | AC CHARACTERISTICS    |                                                            |              | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |     |       |                               |  |  |
|--------------|-----------------------|------------------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-------------------------------|--|--|
| Param<br>No. | Symbol                | Characteristic <sup>(1)</sup>                              | Min          | Тур <sup>(2)</sup>                                                                                                                                                                       | Max | Units | Conditions                    |  |  |
| SP70         | TscP                  | Maximum SCK Input Frequency                                | —            | —                                                                                                                                                                                        | 11  | MHz   | See Note 3                    |  |  |
| SP72         | TscF                  | SCKx Input Fall Time                                       | _            | —                                                                                                                                                                                        |     | ns    | See parameter DO32 and Note 4 |  |  |
| SP73         | TscR                  | SCKx Input Rise Time                                       | —            | _                                                                                                                                                                                        |     | ns    | See parameter DO31 and Note 4 |  |  |
| SP30         | TdoF                  | SDOx Data Output Fall Time                                 | —            | _                                                                                                                                                                                        | _   | ns    | See parameter DO32 and Note 4 |  |  |
| SP31         | TdoR                  | SDOx Data Output Rise Time                                 | —            | _                                                                                                                                                                                        | _   | ns    | See parameter DO31 and Note 4 |  |  |
| SP35         | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge                  | —            | 6                                                                                                                                                                                        | 20  | ns    | _                             |  |  |
| SP36         | TdoV2scH,<br>TdoV2scL | SDOx Data Output Setup to<br>First SCKx Edge               | 30           | —                                                                                                                                                                                        |     | ns    | _                             |  |  |
| SP40         | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge                 | 30           | —                                                                                                                                                                                        |     | ns    | _                             |  |  |
| SP41         | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge                  | 30           | _                                                                                                                                                                                        | _   | ns    | —                             |  |  |
| SP50         | TssL2scH,<br>TssL2scL | $\overline{SSx} \downarrow to SCKx \uparrow or SCKx Input$ | 120          | _                                                                                                                                                                                        | _   | ns    | _                             |  |  |
| SP51         | TssH2doZ              | SSx ↑ to SDOx Output<br>High-Impedance <sup>(4)</sup>      | 10           | _                                                                                                                                                                                        | 50  | ns    | _                             |  |  |
| SP52         | TscH2ssH<br>TscL2ssH  | SSx after SCKx Edge                                        | 1.5 TCY + 40 | —                                                                                                                                                                                        | _   | ns    | See Note 4                    |  |  |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

**3:** The minimum clock period for SCKx is 91 ns. Therefore, the SCK clock generated by the Master must not violate this specification.

**4:** Assumes 50 pF load on all SPIx pins.









| АС СНА       | ARACTER | ISTICS                          |                           | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature         -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |      |         |                       |  |
|--------------|---------|---------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|-----------------------|--|
| Param<br>No. | Symbol  | Characteristic                  |                           | Min <sup>(1)</sup>                                                                                                                                                                         | Мах  | Units   | Conditions            |  |
| IM10         | TLO:SCL | Clock Low Time                  | 100 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                            |      | μs      | —                     |  |
|              |         |                                 | 400 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                            |      | μs      | —                     |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                                                                                                                                                            |      | μs      | —                     |  |
| IM11         | THI:SCL | Clock High Time                 | 100 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                            | —    | μs      | —                     |  |
|              |         |                                 | 400 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                            |      | μs      | —                     |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                                                                                                                                                            |      | μs      | _                     |  |
| IM20         | TF:SCL  | SDAx and SCLx                   | 100 kHz mode              |                                                                                                                                                                                            | 300  | ns      | CB is specified to be |  |
|              |         | Fall Time                       | 400 kHz mode              | 20 + 0.1 Св                                                                                                                                                                                | 300  | ns      | from 10 to 400 pF     |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> |                                                                                                                                                                                            | 100  | ns      |                       |  |
| IM21         | TR:SCL  | SDAx and SCLx                   | 100 kHz mode              | _                                                                                                                                                                                          | 1000 | ns      | CB is specified to be |  |
|              |         | Rise Time                       | 400 kHz mode              | 20 + 0.1 Св                                                                                                                                                                                | 300  | ns      | from 10 to 400 pF     |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | —                                                                                                                                                                                          | 300  | ns      | -                     |  |
| IM25         | TSU:DAT | Data Input                      | 100 kHz mode              | 250                                                                                                                                                                                        | _    | ns      |                       |  |
|              |         | Setup Time                      | 400 kHz mode              | 100                                                                                                                                                                                        | _    | ns      | —                     |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | 40                                                                                                                                                                                         | _    | ns      | -                     |  |
| IM26         | THD:DAT | Data Input                      | 100 kHz mode              | 0                                                                                                                                                                                          |      | μs      |                       |  |
|              |         | Hold Time                       | 400 kHz mode              | 0                                                                                                                                                                                          | 0.9  | μs      | 1 _                   |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | 0.2                                                                                                                                                                                        | _    | μs      | -                     |  |
| IM30         | TSU:STA | Start Condition<br>Setup Time   | 100 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                            | _    | μs      | Only relevant for     |  |
|              |         |                                 | 400 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                            | _    | μs      | Repeated Start        |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                                                                                                                                                            | _    | μs      | condition             |  |
| IM31         | THD:STA | TA Start Condition<br>Hold Time | 100 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                            | _    | μs      | After this period the |  |
|              |         |                                 | 400 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                            | _    | μs      | first clock pulse is  |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                                                                                                                                                            | _    | μs      | generated             |  |
| IM33         | Tsu:sto | Stop Condition                  | 100 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                            |      | μs      |                       |  |
|              |         | Setup Time                      | 400 kHz mode              | TCY/2 (BRG + 1)                                                                                                                                                                            |      | μs      | 1 _                   |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                                                                                                                                                            | _    | μs      | -                     |  |
| IM34         | THD:STO | Stop Condition                  | 100 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                            | _    | ,<br>ns |                       |  |
|              |         | Hold Time                       | 400 kHz mode              | Tcy/2 (BRG + 1)                                                                                                                                                                            | _    | ns      | 1 _                   |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 1)                                                                                                                                                                            | _    | ns      | -                     |  |
| IM40         | TAA:SCL | Output Valid                    | 100 kHz mode              |                                                                                                                                                                                            | 3500 | ns      |                       |  |
|              |         | From Clock                      | 400 kHz mode              |                                                                                                                                                                                            | 1000 | ns      | _                     |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> |                                                                                                                                                                                            | 400  | ns      |                       |  |
| IM45         | TBF:SDA | Bus Free Time                   | 100 kHz mode              | 4.7                                                                                                                                                                                        | _    | μs      | Time the bus must be  |  |
| -            |         |                                 | 400 kHz mode              | 1.3                                                                                                                                                                                        | _    | μs      | free before a new     |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | 0.5                                                                                                                                                                                        |      | μs      | transmission can star |  |
| IM50         | Св      | Bus Capacitive Lo               |                           |                                                                                                                                                                                            | 400  | pF      | _                     |  |
| IM51         | TPGD    | Pulse Gobbler De                |                           | 65                                                                                                                                                                                         | 390  | ۳'      | See Note 3            |  |

| TABLE 27-38: | I2Cx BUS DATA TIMING REQUIREMENTS | MASTER MODE | ) |
|--------------|-----------------------------------|-------------|---|
|              |                                   |             | , |

Note 1: BRG is the value of the I<sup>2</sup>C<sup>™</sup> Baud Rate Generator. Refer to Section 19. "Inter-Integrated Circuit (I<sup>2</sup>C<sup>™</sup>)" (DS70195) in the "dsPIC33F/PIC24F Family Reference Manual".

2: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

**3:** Typical value for this parameter is 130 ns.







| АС СНА  |         | STICS                         |                           | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |      |       |                                             |  |
|---------|---------|-------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|---------------------------------------------|--|
| Param.  | Symbol  | Characteristic                |                           | Min                                                                                                                                                                                      | Мах  | Units | Conditions                                  |  |
| IS10    | TLO:SCL | Clock Low Time                | 100 kHz mode              | 4.7                                                                                                                                                                                      | _    | μs    | Device must operate at a minimum of 1.5 MHz |  |
|         |         |                               | 400 kHz mode              | 1.3                                                                                                                                                                                      | —    | μs    | Device must operate at a minimum of 10 MHz  |  |
|         |         |                               | 1 MHz mode <sup>(1)</sup> | 0.5                                                                                                                                                                                      | —    | μs    | —                                           |  |
| IS11    | THI:SCL | Clock High Time               | 100 kHz mode              | 4.0                                                                                                                                                                                      | —    | μs    | Device must operate at a minimum of 1.5 MHz |  |
|         |         |                               | 400 kHz mode              | 0.6                                                                                                                                                                                      | -    | μs    | Device must operate at a minimum of 10 MHz  |  |
|         |         |                               | 1 MHz mode <sup>(1)</sup> | 0.5                                                                                                                                                                                      | _    | μs    | —                                           |  |
| IS20    | TF:SCL  | SDAx and SCLx                 | 100 kHz mode              | —                                                                                                                                                                                        | 300  | ns    | CB is specified to be from                  |  |
|         |         | Fall Time                     | 400 kHz mode              | 20 + 0.1 Св                                                                                                                                                                              | 300  | ns    | 10 to 400 pF                                |  |
|         |         | 1 MHz mode <sup>(1)</sup>     |                           | 100                                                                                                                                                                                      | ns   |       |                                             |  |
| IS21    | TR:SCL  | SDAx and SCLx                 | 100 kHz mode              | —                                                                                                                                                                                        | 1000 | ns    | CB is specified to be from                  |  |
|         |         | Rise Time                     | 400 kHz mode              | 20 + 0.1 Св                                                                                                                                                                              | 300  | ns    | 10 to 400 pF                                |  |
|         |         |                               | 1 MHz mode <sup>(1)</sup> | _                                                                                                                                                                                        | 300  | ns    |                                             |  |
| IS25 Ts | TSU:DAT | Data Input                    | 100 kHz mode              | 250                                                                                                                                                                                      | —    | ns    |                                             |  |
|         |         | Setup Time                    | 400 kHz mode              | 100                                                                                                                                                                                      | _    | ns    | ] _                                         |  |
|         |         |                               | 1 MHz mode <sup>(1)</sup> | 100                                                                                                                                                                                      |      | ns    |                                             |  |
| IS26 TH | THD:DAT | Data Input                    | 100 kHz mode              | 0                                                                                                                                                                                        | —    | μs    |                                             |  |
|         |         | Hold Time                     | 400 kHz mode              | 0                                                                                                                                                                                        | 0.9  | μs    | ] _                                         |  |
|         |         |                               | 1 MHz mode <sup>(1)</sup> | 0                                                                                                                                                                                        | 0.3  | μs    |                                             |  |
| IS30    | TSU:STA | Start Condition<br>Setup Time | 100 kHz mode              | 4.7                                                                                                                                                                                      | —    | μs    | Only relevant for Repeated                  |  |
|         |         |                               | 400 kHz mode              | 0.6                                                                                                                                                                                      | —    | μs    | Start condition                             |  |
|         |         |                               | 1 MHz mode <sup>(1)</sup> | 0.25                                                                                                                                                                                     | _    | μs    |                                             |  |
| IS31    | THD:STA | Start Condition               | 100 kHz mode              | 4.0                                                                                                                                                                                      | _    | μs    | After this period, the first                |  |
|         |         | Hold Time                     | 400 kHz mode              | 0.6                                                                                                                                                                                      |      | μs    | clock pulse is generated                    |  |
|         |         |                               | 1 MHz mode <sup>(1)</sup> | 0.25                                                                                                                                                                                     | —    | μs    |                                             |  |
| IS33    | Tsu:sto | Stop Condition                | 100 kHz mode              | 4.7                                                                                                                                                                                      | —    | μs    |                                             |  |
|         |         | Setup Time                    | 400 kHz mode              | 0.6                                                                                                                                                                                      | —    | μs    |                                             |  |
|         |         |                               | 1 MHz mode <sup>(1)</sup> | 0.6                                                                                                                                                                                      | —    | μs    |                                             |  |
| IS34    | THD:STO | Stop Condition                | 100 kHz mode              | 4000                                                                                                                                                                                     | —    | ns    |                                             |  |
|         |         | Hold Time                     | 400 kHz mode              | 600                                                                                                                                                                                      | —    | ns    |                                             |  |
|         |         |                               | 1 MHz mode <sup>(1)</sup> | 250                                                                                                                                                                                      |      | ns    |                                             |  |
| IS40    | TAA:SCL | Output Valid                  | 100 kHz mode              | 0                                                                                                                                                                                        | 3500 | ns    |                                             |  |
|         |         | From Clock                    | 400 kHz mode              | 0                                                                                                                                                                                        | 1000 | ns    |                                             |  |
|         |         |                               | 1 MHz mode <sup>(1)</sup> | 0                                                                                                                                                                                        | 350  | ns    |                                             |  |
| IS45    | TBF:SDA | Bus Free Time                 | 100 kHz mode              | 4.7                                                                                                                                                                                      |      | μs    | Time the bus must be free                   |  |
|         |         |                               | 400 kHz mode              | 1.3                                                                                                                                                                                      |      | μs    | before a new transmission                   |  |
|         |         |                               | 1 MHz mode <sup>(1)</sup> | 0.5                                                                                                                                                                                      | _    | μs    | can start                                   |  |
| IS50    | Св      | Bus Capacitive Lo             | ading                     | _                                                                                                                                                                                        | 400  | pF    | _                                           |  |

Note 1: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

| AC CHARACTERISTICS |           |                                                   | Standard Operating Conditions (see Note 2): 3.0V and 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |           |                                  |       |                                                             |  |  |
|--------------------|-----------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------|-------|-------------------------------------------------------------|--|--|
| Param<br>No.       | Symbol    | Characteristic                                    | Min                                                                                                                                                                                                    | Тур       | Мах                              | Units | Conditions                                                  |  |  |
|                    | _         |                                                   | Device S                                                                                                                                                                                               | upply     | -                                |       |                                                             |  |  |
| AD01               | AVDD      | Module VDD Supply                                 | Greater of<br>VDD – 0.3<br>or 3.0                                                                                                                                                                      | —         | Lesser of<br>VDD + 0.3<br>or 3.6 | V     | —                                                           |  |  |
| AD02               | AVss      | Module Vss Supply                                 | Vss – 0.3                                                                                                                                                                                              | _         | Vss + 0.3                        | V     | —                                                           |  |  |
|                    |           | •                                                 | Analog I                                                                                                                                                                                               | nput      |                                  |       |                                                             |  |  |
| AD10               | VINH-VINL | Full-Scale Input Span                             | Vss                                                                                                                                                                                                    |           | Vdd                              | V     | —                                                           |  |  |
| AD11               | Vin       | Absolute Input Voltage                            | AVss                                                                                                                                                                                                   | _         | AVdd                             | V     | —                                                           |  |  |
| AD12               | IAD       | Operating Current                                 | —                                                                                                                                                                                                      | 8         | —                                | mA    | —                                                           |  |  |
| AD13               | _         | Leakage Current                                   | _                                                                                                                                                                                                      | ±0.6      | _                                | μA    | VINL = AVSS = 0V,<br>AVDD = 3.3V<br>Source Impedance = 100Ω |  |  |
| AD17               | Rin       | Recommended Impedance<br>Of Analog Voltage Source | —                                                                                                                                                                                                      |           | 100                              | Ω     | —                                                           |  |  |
|                    |           |                                                   | DC Accu                                                                                                                                                                                                | racy      |                                  |       |                                                             |  |  |
| AD20               | Nr        | Resolution                                        | 1                                                                                                                                                                                                      | 0 data bi | its                              | bits  | _                                                           |  |  |
| AD21A              | INL       | Integral Nonlinearity                             | > -2                                                                                                                                                                                                   | ±0.5      | < 2                              | LSb   | VINL = AVSS = 0V,<br>AVDD = 3.3V                            |  |  |
| AD22A              | DNL       | Differential Nonlinearity                         | > -1                                                                                                                                                                                                   | ±0.5      | < 1                              | LSb   | VINL = AVSS = 0V,<br>AVDD = 3.3V                            |  |  |
| AD23A              | Gerr      | Gain Error                                        | > -5                                                                                                                                                                                                   | ±2.0      | < 5                              | LSb   | VINL = AVSS = 0V,<br>AVDD = 3.3V                            |  |  |
| AD24A              | EOFF      | Offset Error                                      | > -3                                                                                                                                                                                                   | ±0.75     | < 3                              | LSb   | VINL = AVSS = VSS = 0V,<br>AVDD = VDD = 3.3V                |  |  |
| AD25               | —         | Monotonicity <sup>(1)</sup>                       | —                                                                                                                                                                                                      | _         | —                                | _     | Guaranteed                                                  |  |  |
|                    |           | D                                                 | ynamic Per                                                                                                                                                                                             | formanc   | e                                |       |                                                             |  |  |
| AD30               | THD       | Total Harmonic Distortion                         | _                                                                                                                                                                                                      | -73       | _                                | dB    | _                                                           |  |  |
| AD31               | SINAD     | Signal to Noise and<br>Distortion                 |                                                                                                                                                                                                        | 58        |                                  | dB    | _                                                           |  |  |
| AD32               | SFDR      | Spurious Free Dynamic<br>Range                    | _                                                                                                                                                                                                      | -73       | _                                | dB    | _                                                           |  |  |
| AD33               | Fnyq      | Input Signal Bandwidth                            | _                                                                                                                                                                                                      |           | 1                                | MHz   |                                                             |  |  |
| AD34               | ENOB      | Effective Number of Bits                          | _                                                                                                                                                                                                      | 9.4       |                                  | bits  | — —                                                         |  |  |

# TABLE 27-40: 10-BIT HIGH-SPEED ADC MODULE SPECIFICATIONS

**Note 1:** The analog-to-digital conversion result never decreases with an increase in the input voltage, and has no missing codes.

2: Overall functional device operation at VBOR < VDD < VDDMIN is guaranteed but not characterized. All device analog modules such as the ADC, etc., will function but with degraded performance below VDDMIN.

| AC CH        | AC CHARACTERISTICS |                                                                         |                                             | Standard Operating Conditions (see Note 2): 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |     |      |   |  |
|--------------|--------------------|-------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|---|--|
| Param<br>No. | Symbol             | Characteristic                                                          | Min Typ <sup>(1)</sup> Max Units Conditions |                                                                                                                                                                                                       |     |      |   |  |
|              |                    | Cloc                                                                    | k Parame                                    | ters                                                                                                                                                                                                  |     |      |   |  |
| AD50b        | Tad                | ADC Clock Period                                                        | 35.8                                        |                                                                                                                                                                                                       |     | ns   | _ |  |
|              |                    | Con                                                                     | version F                                   | Rate                                                                                                                                                                                                  |     |      |   |  |
| AD55b        | tCONV              | Conversion Time                                                         | _                                           | 14 Tad                                                                                                                                                                                                | _   | _    | — |  |
| AD56b        | FCNV               | Throughput Rate                                                         |                                             |                                                                                                                                                                                                       |     |      |   |  |
|              |                    | Devices with Single SAR                                                 | —                                           | —                                                                                                                                                                                                     | 2.0 | Msps | — |  |
|              |                    | Devices with Dual SARs                                                  | —                                           | —                                                                                                                                                                                                     | 4.0 | Msps | — |  |
|              |                    | Timin                                                                   | ig Param                                    | eters                                                                                                                                                                                                 |     |      |   |  |
| AD63b        | tdpu               | Time to Stabilize Analog Stage<br>from ADC Off to ADC On <sup>(1)</sup> | 1.0                                         | —                                                                                                                                                                                                     | 10  | μs   | — |  |

#### TABLE 27-41: 10-BIT HIGH-SPEED ADC MODULE TIMING REQUIREMENTS

**Note 1:** These parameters are characterized but not tested in manufacturing.

2: Overall functional device operation at VBOR < VDD < VDDMIN is guaranteed but not characterized. All device analog modules such as the ADC, etc., will function but with degraded performance below VDDMIN.

#### FIGURE 27-23: ANALOG-TO-DIGITAL CONVERSION TIMING PER INPUT



| AC and DC CHARACTERISTICS |        |                                                   |     | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature: -40°C ≤TA ≤+85°C for Industrial<br>-40°C ≤TA ≤+125°C for Extended |            |    |                                                                                                                         |  |  |  |
|---------------------------|--------|---------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|-------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Param.<br>No.             | Symbol | Characteristic                                    | Min | Min Typ Max Units Comments                                                                                                                          |            |    |                                                                                                                         |  |  |  |
| CM10                      | VIOFF  | Input Offset Voltage                              |     | ±5                                                                                                                                                  | ±15        | mV | _                                                                                                                       |  |  |  |
| CM11                      | VICM   | Input Common Mode<br>Voltage Range <sup>(1)</sup> | 0   | —                                                                                                                                                   | AVDD – 1.5 | V  | _                                                                                                                       |  |  |  |
| CM12                      | Vgain  | Open Loop Gain <sup>(1)</sup>                     | 90  |                                                                                                                                                     | _          | db |                                                                                                                         |  |  |  |
| CM13                      | CMRR   | Common Mode<br>Rejection Ratio <sup>(1)</sup>     | 70  | _                                                                                                                                                   | —          | db | _                                                                                                                       |  |  |  |
| CM14                      | Tresp  | Large Signal Response                             |     | 20                                                                                                                                                  | 30         | ns | V+ input step of 100 mv while<br>V- input held at AVDD/2. Delay<br>measured from analog input pin to<br>PWM output pin. |  |  |  |

# TABLE 27-42: COMPARATOR MODULE SPECIFICATIONS

Note 1: Parameters are for design guidance only and are not tested in manufacturing.

#### TABLE 27-43: DAC MODULE SPECIFICATIONS

| AC and DC CHARACTERISTICS |        |                                           | Standard Operating Conditions (unless otherwise stated)         Operating temperature: -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |              |            |       |                                                                                                     |  |
|---------------------------|--------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|-------|-----------------------------------------------------------------------------------------------------|--|
| Param.<br>No.             | Symbol | Characteristic                            | Min                                                                                                                                                           | Тур          | Мах        | Units | Comments                                                                                            |  |
| DA01                      | EXTREF | External Reference Voltage <sup>(1)</sup> | 0                                                                                                                                                             | —            | AVDD - 1.6 | V     | —                                                                                                   |  |
| DA08                      | INTREF | Internal Reference Voltage <sup>(1)</sup> | 1.25                                                                                                                                                          | 1.32         | 1.41       | V     | —                                                                                                   |  |
| DA02                      | CVRES  | Resolution                                |                                                                                                                                                               | 10 data bits |            |       | _                                                                                                   |  |
| DA03                      | INL    | Integral Nonlinearity Error               | —                                                                                                                                                             | ±1.0         | —          |       | AVDD = 3.3V,<br>DACREF = (AVDD/2)V                                                                  |  |
| DA04                      | DNL    | Differential Nonlinearity Error           | —                                                                                                                                                             | ±0.8         |            | LSB   | _                                                                                                   |  |
| DA05                      | EOFF   | Offset Error                              | —                                                                                                                                                             | ±2.0         | _          | LSB   | —                                                                                                   |  |
| DA06                      | EG     | Gain Error                                | —                                                                                                                                                             | ±2.0         | —          | LSB   | —                                                                                                   |  |
| DA07                      | TSET   | Settling Time <sup>(1)</sup>              | _                                                                                                                                                             | _            | 650        | nsec  | Measured when<br>range = 1 (high range),<br>and CMREF<9:0> transi-<br>tions from 0x1FF to<br>0x300. |  |

**Note 1:** Parameters are for design guidance only and are not tested in manufacturing.

| DC CHA        | DC CHARACTERISTICS |                                                                    |                  | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature: -40°C ≤TA ≤+85°C for Industrial<br>-40°C ≤TA ≤+125°C for Extended |               |    |                                                                                                |  |  |  |
|---------------|--------------------|--------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----|------------------------------------------------------------------------------------------------|--|--|--|
| Param.<br>No. | Symbol             | Characteristic                                                     | Min Typ Max      |                                                                                                                                                     |               |    | Comments                                                                                       |  |  |  |
| DA10          | RLOAD              | Resistive Output Load<br>Impedance                                 | ЗК               | _                                                                                                                                                   | —             | Ω  | _                                                                                              |  |  |  |
| DA11          | CLOAD              | Output Load<br>Capacitance                                         | —                | 20                                                                                                                                                  | 35            | pF | —                                                                                              |  |  |  |
| DA12          | Ιουτ               | Output Current Drive<br>Strength                                   | 200              | 300                                                                                                                                                 | 400           | μA | Sink and source                                                                                |  |  |  |
| DA13          | VRANGE             | Full Output Drive<br>Strength Voltage Range                        | Avss + 250<br>mV | _                                                                                                                                                   | AVDD – 900 mV | V  | _                                                                                              |  |  |  |
| DA14          | VLRANGE            | Output Drive Voltage<br>Range at Reduced<br>Current Drive of 50 μA | AVss + 50 mV     | _                                                                                                                                                   | AVDD – 500 mV | V  | _                                                                                              |  |  |  |
| DA15          | IDD                | Current Consumed when<br>Module is Enabled,<br>High-Power Mode     | _                |                                                                                                                                                     | 1.3 x Іоит    | μA | Module will always<br>consume this current<br>even if no load is<br>connected to the<br>output |  |  |  |
| DA16          | ROUTON             | Output Impedance when<br>Module is Enabled                         | —                | 500                                                                                                                                                 | _             | Ω  | _                                                                                              |  |  |  |

### TABLE 27-44: DAC OUTPUT BUFFER SPECIFICATIONS

### FIGURE 27-24: QEA/QEB INPUT CHARACTERISTICS



© 2009-2012 Microchip Technology Inc.

|              |        |                                                       | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for Extended |                    |     |       |                                                         |
|--------------|--------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|---------------------------------------------------------|
| Param<br>No. | Symbol | Characteristic <sup>(1)</sup>                         |                                                                                                                                                                                                          | Тур <sup>(2)</sup> | Мах | Units | Conditions                                              |
| TQ30         | TQUL   | Quadrature Input Low Time                             |                                                                                                                                                                                                          | 6 Tcy              | _   | ns    | —                                                       |
| TQ31         | ΤουΗ   | Quadrature Input High Time                            |                                                                                                                                                                                                          | 6 Tcy              | _   | ns    | —                                                       |
| TQ35         | TQUIN  | Quadrature Input Period                               |                                                                                                                                                                                                          | 12 TCY             | _   | ns    | —                                                       |
| TQ36         | ΤουΡ   | Quadrature Phase Period                               |                                                                                                                                                                                                          | 3 Tcy              | _   | ns    | —                                                       |
| TQ40         | TQUFL  | Filter Time to Recognize Low, with Digital Filter     |                                                                                                                                                                                                          | 3 * N * Tcy        | —   | ns    | N = 1, 2, 4, 16, 32, 64,<br>128 and 256 <b>(Note 3)</b> |
| TQ41         | TQUFH  | Filter Time to Recognize High,<br>with Digital Filter |                                                                                                                                                                                                          | 3 * N * Tcy        | —   | ns    | N = 1, 2, 4, 16, 32, 64,<br>128 and 256 (Note 3)        |

#### TABLE 27-45: QUADRATURE DECODER TIMING REQUIREMENTS

**Note 1:** These parameters are characterized but not tested in manufacturing.

**2:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

**3:** N = Index Channel Digital Filter Clock Divide Select bits. Refer to **Section 15. "Quadrature Encoder Interface (QEI)"** (DS70208) in the "*dsPIC33F/PIC24H Family Reference Manual*".

# FIGURE 27-25: QEI MODULE INDEX PULSE TIMING CHARACTERISTICS



|              |        |                                                                     | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |             |     |       |                                                         |
|--------------|--------|---------------------------------------------------------------------|------------------------------------------------------|-------------|-----|-------|---------------------------------------------------------|
| Param<br>No. | Symbol | Characteristic <sup>(1)</sup>                                       |                                                      | Min         | Max | Units | Conditions                                              |
| TQ50         | TqIL   | Filter Time to Recognize with Digital Filter                        | Low,                                                 | 3 * N * Tcy | _   | ns    | N = 1, 2, 4, 16, 32, 64,<br>128 and 256 <b>(Note 2)</b> |
| TQ51         | TqiH   | Filter Time to Recognize High, with Digital Filter                  |                                                      | 3 * N * Tcy | —   | ns    | N = 1, 2, 4, 16, 32, 64,<br>128 and 256 <b>(Note 2)</b> |
| TQ55         | Tqidxr | Index Pulse Recognized to Position<br>Counter Reset (ungated index) |                                                      | 3 TCY       | —   | ns    | _                                                       |

# TABLE 27-46: QEI INDEX PULSE TIMING REQUIREMENTS

**Note 1:** These parameters are characterized but not tested in manufacturing.

2: Alignment of index pulses to QEA and QEB is shown for position counter Reset timing only. Shown for forward direction only (QEA leads QEB). Same timing applies for reverse direction (QEA lags QEB) but index pulse recognition occurs on falling edge.





#### TABLE 27-47: QEI MODULE EXTERNAL CLOCK TIMING REQUIREMENTS

|              |           |                                                           |                             | (unles | ard Operating<br>s otherwise s<br>ting temperatu | <b>tated)</b><br>ire -40 | °C≤Ta≤  | +85°C fe | /<br>or Industrial<br>or Extended |
|--------------|-----------|-----------------------------------------------------------|-----------------------------|--------|--------------------------------------------------|--------------------------|---------|----------|-----------------------------------|
| Param<br>No. | Symbol    | Characteristic <sup>(1)</sup>                             |                             |        | Min                                              | Тур                      | Max     | Units    | Conditions                        |
| TQ10         | TtQH      | TQCK High Time                                            | Synchronous, with prescaler |        | Тсү + 20                                         |                          |         | ns       | Must also meet parameter TQ15     |
| TQ11         | TtQL      | TQCK Low Time                                             | Synchronous, with prescaler |        | Тсү + 20                                         |                          |         | ns       | Must also meet parameter TQ15     |
| TQ15         | TtQP      | TQCP Input<br>Period                                      | Synchronous, with prescaler |        | 2 * Tcy + 40                                     |                          |         | ns       |                                   |
| TQ20         | TCKEXTMRL | Delay from External TxCK Clock<br>Edge to Timer Increment |                             |        | 0.5 TCY                                          |                          | 1.5 TCY |          | —                                 |

**Note 1:** These parameters are characterized but not tested in manufacturing.

<sup>© 2009-2012</sup> Microchip Technology Inc.

# dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610



#### FIGURE 27-27: CAN MODULE I/O TIMING CHARACTERISTICS

#### TABLE 27-48: ECAN<sup>™</sup> MODULE I/O TIMING REQUIREMENTS

| AC CHARA     | CTERISTIC | S                                            | (unless     | rd Opera<br>otherwis<br>ng tempe | se stated<br>rature | <b>i)</b><br>-40°C ≤ T. | 3.0V to 3.6V<br>A ≤ +85°C for Industrial<br>A ≤+125°C for Extended |
|--------------|-----------|----------------------------------------------|-------------|----------------------------------|---------------------|-------------------------|--------------------------------------------------------------------|
| Param<br>No. | Symbol    | Characteristic <sup>(1)</sup>                | Min Typ Max |                                  |                     | Units                   | Conditions                                                         |
| CA10         | TioF      | Port Output Fall Time                        |             | _                                |                     | ns                      | See parameter DO32                                                 |
| CA11         | TioR      | Port Output Rise Time                        | —           | _                                | _                   | ns                      | See parameter DO31                                                 |
| CA20         | Tcwf      | Pulse Width to Trigger<br>CAN Wake-up Filter | 120         |                                  |                     | ns                      | _                                                                  |

**Note 1:** These parameters are characterized but not tested in manufacturing.

#### TABLE 27-49: DMA READ/WRITE TIMING REQUIREMENTS

| АС СН        | ARACTERISTICS             | Standard Operating Conditions: 3.0V to 3.6V<br>(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial<br>$-40^{\circ}C \leq TA \leq +125^{\circ}C$ for Extended |  |       |    |            |  |
|--------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------|----|------------|--|
| Param<br>No. | Characteristic            | Min. Typ Max. Units Conditio                                                                                                                                                                                    |  |       |    | Conditions |  |
| DM1          | DMA Read/Write Cycle Time | _                                                                                                                                                                                                               |  | 1 Tcy | ns | _          |  |

# 28.0 50 MIPS ELECTRICAL CHARACTERISTICS

This section provides an overview of dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 electrical characteristics for devices operating at 50 MIPS.

Specifications are identical to those shown in **Section 27.0 "Electrical Characteristics"**, with the exception of the parameters listed in this section.

Absolute maximum ratings for the dsPIC33FJ32GS406/608/610 and dsPIC33FJ64GS406/606/608/610 50 MIPS devices are listed below. Exposure to these maximum rating conditions for extended periods can affect device reliability. Functional operation of the device at these or any other conditions above the parameters indicated in the operation listings of this specification is not implied.

# Absolute Maximum Ratings<sup>(1)</sup>

| Ambient temperature under bias                                                          | 40°C to +85°C        |
|-----------------------------------------------------------------------------------------|----------------------|
| Storage temperature                                                                     | 65°C to +150°C       |
| Voltage on VDD with respect to Vss                                                      | -0.3V to +4.0V       |
| Voltage on any pin that is not 5V tolerant, with respect to Vss <sup>(2)</sup>          | 0.3V to (VDD + 0.3V) |
| Voltage on any 5V tolerant pin with respect to Vss, when Vdd $\geq$ 3.0V <sup>(2)</sup> | 0.3V to +5.6V        |
| Voltage on any 5V tolerant pin with respect to Vss, when VDD < 3.0V <sup>(2)</sup>      | 0.3V to (VDD + 0.3V) |
| Maximum current out of Vss pin                                                          |                      |
| Maximum current into Vod pin <sup>(2)</sup>                                             | 250 mA               |
| Maximum current sourced/sunk by any 4x I/O pin                                          | 15 mA                |
| Maximum current sourced/sunk by any 8x I/O pin                                          | 25 mA                |
| Maximum current sourced/sunk by any 16x I/O pin                                         | 45 mA                |
| Maximum current sunk by all ports                                                       | 200 mA               |
| Maximum current sourced by all ports <sup>(2)</sup>                                     | 200mA                |
|                                                                                         |                      |

**Note 1:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

2: See the "Pin Diagrams" section for 5V tolerant pins.

#### 28.1 DC Characteristics

|                | Voo Bango               | Tomp Bango            | Max MIPS                                                         |
|----------------|-------------------------|-----------------------|------------------------------------------------------------------|
| Characteristic | VDD Range<br>(in Volts) | Temp Range<br>(in °C) | dsPIC33FJ32GS406/606/608/610 and<br>dsPIC33FJ64GS406/606/608/610 |
| _              | 3.0-3.6V <sup>(1)</sup> | -40°C to +85°C        | 50                                                               |

**Note 1:** Overall functional device operation at VBORMIN < VDD < VDDMIN is tested but not characterized. All device analog modules such as the ADC, etc., will function but with degraded performance below VDDMIN. See parameter BO10 in Table 27-11 for the BOR values.

#### TABLE 28-2: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

| DC CHARA         | CTERISTIC   | S                | (unless ot | herwise state | ,          | t <b>o 3.6V</b><br>5°C for Industrial |  |  |  |  |  |
|------------------|-------------|------------------|------------|---------------|------------|---------------------------------------|--|--|--|--|--|
| Parameter<br>No. | Typical     | Мах              | Units      |               | Conditions |                                       |  |  |  |  |  |
| Operating C      | urrent (IDD | ) <sup>(1)</sup> |            |               |            |                                       |  |  |  |  |  |
| MDC29d           | 85          | 100              | mA         | -40°C         |            |                                       |  |  |  |  |  |
| MDC29a           | 85          | 100              | mA         | +25°C         | 3.3V       | 50 MIPS<br>See <b>Note 1</b>          |  |  |  |  |  |
| MDC29b           | 85          | 100              | mA         | +85°C         |            |                                       |  |  |  |  |  |

**Note 1:** IDD is primarily a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements are as follows:

• Oscillator is configured in EC mode with PLL, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)

- · CLKO is configured as an I/O input pin in the Configuration word
- All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled
- CPU, SRAM, program memory and data memory are operational
- No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed)
- CPU executing while (1) statement
- JTAG disabled

# dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

| DC CHARACT                                                          | ERISTICS |     | (unless oth | perating Condition<br>erwise stated)<br>mperature -40°C ≤ | <b>s: 3.0V to 3.6V</b><br>TA ≤+85°C for Indust | rial |  |  |
|---------------------------------------------------------------------|----------|-----|-------------|-----------------------------------------------------------|------------------------------------------------|------|--|--|
| Parameter<br>No.                                                    | Typical  | Мах | Units       | Conditions                                                |                                                |      |  |  |
| Idle Current (IIDLE): Core Off Clock On Base Current <sup>(1)</sup> |          |     |             |                                                           |                                                |      |  |  |
| MDC45d                                                              | 40       | 50  | mA          | -40°C                                                     |                                                |      |  |  |
| MDC45a                                                              | 40       | 50  | mA          | +25°C                                                     | 3.3V 50 MIPS                                   |      |  |  |
| MDC45b                                                              | 40       | 50  | mA          | +85°C                                                     | 1                                              |      |  |  |

# TABLE 28-3: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

**Note 1:** Base Idle current (IIDLE) is measured as follows:

 CPU core is off, oscillator is configured in EC mode and external clock active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)</li>

- CLKO is configured as an I/O input pin in the Configuration word
- All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled
- No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed)
- The NVMSIDL bit (NVMCON<12>) = 1 (i.e., Flash regulator is set to stand-by while the device is in Idle mode)
- JTAG disabled

|               | Standard C<br>(unless oth<br>Operating t | herwise st | tated) |      | o <b>3.6V</b><br>C for Industrial |      |         |
|---------------|------------------------------------------|------------|--------|------|-----------------------------------|------|---------|
| Parameter No. | Doze<br>Ratio                            | Units      |        | Cond | litions                           |      |         |
| MDC74a        | 49                                       | 70         | 1:2    | mA   |                                   |      |         |
| MDC74f        | 43                                       | 70         | 1:64   | mA   | -40°C                             | 3.3V | 50 MIPS |
| MDC74g        | 43                                       | 70         | 1:128  | mA   |                                   |      |         |
| MDC75a        | 47                                       | 70         | 1:2    | mA   |                                   |      |         |
| MDC75f        | 41                                       | 70         | 1:64   | mA   | +25°C                             | 3.3V | 50 MIPS |
| MDC75g        | 41                                       | 70         | 1:128  | mA   |                                   |      |         |
| MDC76a        | 46                                       | 70         | 1:2    | mA   |                                   |      |         |
| MDC76f        | 40                                       | 70         | 1:64   | mA   | +85°C                             | 3.3V | 50 MIPS |
| MDC76g        | 40                                       | 70         | 1:128  | mA   |                                   |      |         |

#### TABLE 28-4: DC CHARACTERISTICS: DOZE CURRENT (IDOZE)

**Note 1:** primarily a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDOZE measurements are as follows:

 Oscillator is configured in EC mode and external clock active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)</li>

• CLKO is configured as an I/O input pin in the Configuration word

• All I/O pins are configured as inputs and pulled to Vss

• MCLR = VDD, WDT and FSCM are disabled

• CPU, SRAM, program memory and data memory are operational

 No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed)

• CPU executing while (1) statement

JTAG disabled

# 28.2 AC Characteristics and Timing Parameters

This section defines dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 AC characteristics and timing parameters for 50 MIPS devices.

| AC CHA       | RACTER        | RISTICS                                                                            | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial |     |              |       |                           |  |
|--------------|---------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|-------|---------------------------|--|
| Param<br>No. | Symb          | Characteristic Min Typ <sup>(1)</sup> Max                                          |                                                                                                                                                   |     |              | Units | Conditions                |  |
| MOS10        | Fin           | External CLKI Frequency<br>(External clocks allowed only<br>in EC and ECPLL modes) | DC                                                                                                                                                | —   | 50           | MHz   | EC                        |  |
|              |               | Oscillator Crystal Frequency                                                       | 3.5                                                                                                                                               | _   | 10           | MHz   | ХТ                        |  |
|              |               |                                                                                    | —                                                                                                                                                 | —   | 33           | kHz   | Sosc                      |  |
|              |               |                                                                                    | 10                                                                                                                                                | —   | 50           | MHz   | HS                        |  |
| MOS20        | Tosc          | Tosc = 1/Fosc                                                                      | 10                                                                                                                                                | _   | DC           | ns    | —                         |  |
| MOS25        | Тсү           | Instruction Cycle Time <sup>(2)</sup>                                              | 20                                                                                                                                                | _   | DC           | ns    | —                         |  |
| MOS30        | TosL,<br>TosH | External Clock in (OSC1)<br>High or Low Time                                       | 0.375 x Tosc                                                                                                                                      | —   | 0.625 x Tosc | ns    | EC                        |  |
| MOS31        | TosR,<br>TosF | External Clock in (OSC1)<br>Rise or Fall Time                                      | —                                                                                                                                                 | —   | 20           | ns    | EC                        |  |
| MOS40        | TckR          | CLKO Rise Time <sup>(3)</sup>                                                      | —                                                                                                                                                 | 5.2 | _            | ns    | —                         |  |
| MOS41        | TckF          | CLKO Fall Time <sup>(3)</sup>                                                      | _                                                                                                                                                 | 5.2 |              | ns    | —                         |  |
| MOS41        | Gм            | External Oscillator<br>Transconductance                                            | 14                                                                                                                                                | 16  | 18           | mA/V  | VDD = 3.3V,<br>TA = +25°C |  |

|  | TABLE 28-5: | EXTERNAL CLOCK TIMING REQUIREMENTS |
|--|-------------|------------------------------------|
|--|-------------|------------------------------------|

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.

<sup>2:</sup> Instruction cycle period (Tcr) equals two times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKI pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices.

<sup>3:</sup> Measurements are taken in EC mode. The CLKO signal is measured on the OSC2 pin.

| AC CHA       | RACTERIST | ics                                                                                                       |                       | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial |                                           |     |               |                 |                                          |
|--------------|-----------|-----------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----|---------------|-----------------|------------------------------------------|
| Param<br>No. | Symbol    | Chara                                                                                                     | acteristic            |                                                                                                                                                   | Min                                       | Тур | Мах           | Units           | Conditions                               |
| MTA10        | ТтхН      | TxCK High<br>Time                                                                                         | Synchron<br>no presc  |                                                                                                                                                   | Tcy + 15                                  |     | _             | ns              | Must also meet parameter TA15.           |
|              |           |                                                                                                           | Synchron with pres    |                                                                                                                                                   | (Tcy + 15)/N                              |     | —             | ns              | N = prescale<br>value                    |
|              |           |                                                                                                           | Asynchro              | onous                                                                                                                                             | 15                                        | —   | —             | ns              | (1, 8, 64, 256)                          |
| MTA11        | ΤτxL      | TxCK Low<br>Time                                                                                          | Synchron<br>no presc  | ,                                                                                                                                                 | (Tcy + 15)                                | _   | —             | ns              | Must also meet parameter TA15.           |
|              |           |                                                                                                           | Synchron with pres    |                                                                                                                                                   | (Tcy + 20)/N                              | _   | —             | ns              | N = prescale<br>value                    |
|              | Asynchr   |                                                                                                           | onous                 | 15                                                                                                                                                | _                                         | —   | ns            | (1, 8, 64, 256) |                                          |
| MTA15        | ΤτχΡ      | TxCK Input<br>Period                                                                                      | Synchron<br>no presc  |                                                                                                                                                   | 2 Tcy + 30                                |     | _             | ns              | _                                        |
|              |           |                                                                                                           | Synchron<br>with pres |                                                                                                                                                   | Greater of:<br>40 ns or<br>(2 Tcy + 30)/N | _   | —             | _               | N = prescale<br>value<br>(1, 8, 64, 256) |
|              |           |                                                                                                           | Asynchro              | onous                                                                                                                                             | 30                                        | _   | —             | ns              | _                                        |
| MOS60        | Ft1       | SOSCI/T1CK Oscillator<br>Input frequency Range<br>(oscillator enabled by set-<br>ting bit TCS (T1CON<1>)) |                       | DC                                                                                                                                                |                                           | 50  | kHz           | _               |                                          |
| MTA20        | TCKEXTMRL | Delay from I<br>Clock Edge<br>ment                                                                        |                       |                                                                                                                                                   | 0.75 Tcy + 30                             |     | 1.75 Tcy + 30 |                 | _                                        |

# TABLE 28-6: TIMER1 EXTERNAL CLOCK TIMING REQUIREMENTS<sup>(1)</sup>

**Note 1:** Timer1 is a Type A.

| AC CHARACTERISTICS |           |                         | (unle                           | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature-40°C ≤TA ≤+85°C for Industrial |     |               |       |                                                                              |
|--------------------|-----------|-------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|---------------|-------|------------------------------------------------------------------------------|
| Param<br>No.       | Symbol    | Charao                  | cteristic <sup>(1)</sup>        | Min                                                                                                                      | Тур | Мах           | Units | Conditions                                                                   |
| MTB10              | TtxH      | TxCK High<br>Time       | Synchronous<br>mode             | Greater of:<br>15 or<br>(Tcy + 15)/N                                                                                     |     | _             | ns    | Must also meet<br>parameter TB15<br>N = prescale<br>value<br>(1, 8, 64, 256) |
| MTB11              | TtxL      | TxCK Low<br>Time        | Synchronous<br>mode             | Greater of:<br>15 or<br>(Tcy + 15)/N                                                                                     |     | _             | ns    | Must also meet<br>parameter TB15<br>N = prescale<br>value<br>(1, 8, 64, 256) |
| MTB15              | TtxP      | TxCK<br>Input<br>Period | Synchronous<br>mode             | Greater of:<br>40 or<br>(2 Tcy + 30)/N                                                                                   | _   | _             | ns    | N = prescale<br>value<br>(1, 8, 64, 256)                                     |
| MTB20              | TCKEXTMRL | -                       | External TxCk<br>to Timer Incre |                                                                                                                          | _   | 1.75 Tcy + 30 | ns    | —                                                                            |

#### TABLE 28-7: TIMER2, TIMER4 EXTERNAL CLOCK TIMING REQUIREMENTS

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

#### TABLE 28-8: TIMER3, TIMER5 EXTERNAL CLOCK TIMING REQUIREMENTS

| AC CHARACTERISTICS |                                      |                                      | (ur                    | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial |     |               |       |                               |  |
|--------------------|--------------------------------------|--------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|-------|-------------------------------|--|
| Param<br>No.       | Symbol Characteristic <sup>(1)</sup> |                                      |                        | Min                                                                                                                                               | Тур | Мах           | Units | Conditions                    |  |
| MTC10              | TtxH                                 | TxCK High<br>Time                    | Synchronou             | us Tcy + 10                                                                                                                                       | -   | _             | ns    | Must also meet parameter TC15 |  |
| MTC11              | TtxL                                 | TxCK Low<br>Time                     | Synchronou             | us Tcy + 10                                                                                                                                       | -   | —             | ns    | Must also meet parameter TC15 |  |
| MTC15              | TtxP                                 | TxCK Input<br>Period                 | Synchronou with presca |                                                                                                                                                   | -   | —             | ns    | —                             |  |
| MTC20              | TCKEXTMRL                            | Delay from E<br>Clock Edge t<br>ment |                        |                                                                                                                                                   | —   | 1.75 Tcy + 20 | ns    | _                             |  |

Note 1: These parameters are characterized, but are not tested in manufacturing.

|              |        |                                  | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature-40°C ≤TA ≤+85°C for Industrial |     |          |       |            |
|--------------|--------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|----------|-------|------------|
| Param<br>No. | Symbol | Characteristic <sup>(1)</sup>    | Min                                                                                                                      | Тур | Max      | Units | Conditions |
| MOC15        | Tfd    | Fault Input to PWM I/O<br>Change | —                                                                                                                        | _   | Tcy + 10 | ns    | _          |
| MOC20        | TFLT   | Fault Input Pulse Width          | Tcy + 10                                                                                                                 | _   | —        | ns    | _          |

### TABLE 28-9: SIMPLE OC/PWM MODE TIMING REQUIREMENTS

**Note 1:** These parameters are characterized but not tested in manufacturing.

# 29.0 DC AND AC DEVICE CHARACTERISTICS GRAPHS

**Note:** The graphs provided following this note are a statistical summary based on a limited number of samples and are provided for design guidance purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.





DS70591D-page 417















# **30.0 PACKAGING INFORMATION**

### **30.1** Package Marking Information

64-Lead QFN (9x9x0.9mm)



64-Lead TQFP (10x10x1mm)



80-Lead TQFP (12x12x1mm)





Example



Example



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  |                                          | Aicrochip part number cannot be marked on one line, it is carried over to the next limiting the number of available characters for customer-specific information.                                                                                                                                                                                                              |

# **30.1** Package Marking Information (Continued)



| Legend | I: XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  |                                           | Aicrochip part number cannot be marked on one line, it is carried over to the next imiting the number of available characters for customer-specific information.                                                                                                                                                                                                               |

# 30.2 Package Details

# 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body [QFN] With 7.15 x 7.15 Exposed Pad [QFN]



Microchip Technology Drawing C04-149C Sheet 1 of 2

#### 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body [QFN] With 7.15 x 7.15 Exposed Pad [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | Units | MILLIMETERS |          |      |  |  |
|------------------------|-------|-------------|----------|------|--|--|
| Dimension Limits       |       | MIN         | NOM      | MAX  |  |  |
| Number of Pins         | Ν     |             | 64       |      |  |  |
| Pitch                  | е     |             | 0.50 BSC |      |  |  |
| Overall Height         | Α     | 0.80        | 0.90     | 1.00 |  |  |
| Standoff               | A1    | 0.00        | 0.02     | 0.05 |  |  |
| Contact Thickness      | A3    | 0.20 REF    |          |      |  |  |
| Overall Width          | E     | 9.00 BSC    |          |      |  |  |
| Exposed Pad Width      | E2    | 7.05        | 7.15     | 7.50 |  |  |
| Overall Length         | D     | 9.00 BSC    |          |      |  |  |
| Exposed Pad Length     | D2    | 7.05        | 7.15     | 7.50 |  |  |
| Contact Width          | b     | 0.18        | 0.25     | 0.30 |  |  |
| Contact Length         | L     | 0.30        | 0.40     | 0.50 |  |  |
| Contact-to-Exposed Pad | K     | 0.20        | -        | -    |  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-149C Sheet 2 of 2

64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body [QFN] With 0.40 mm Contact Length





|                            | Units            |          | MILLIMETERS |      |  |  |
|----------------------------|------------------|----------|-------------|------|--|--|
| Dimensio                   | Dimension Limits |          | NOM         | MAX  |  |  |
| Contact Pitch              | E                | 0.50 BSC |             |      |  |  |
| Optional Center Pad Width  | W2               |          |             | 7.35 |  |  |
| Optional Center Pad Length | T2               |          |             | 7.35 |  |  |
| Contact Pad Spacing        | C1               |          | 8.90        |      |  |  |
| Contact Pad Spacing        | C2               |          | 8.90        |      |  |  |
| Contact Pad Width (X64)    | X1               |          |             | 0.30 |  |  |
| Contact Pad Length (X64)   | Y1               |          |             | 0.85 |  |  |
| Distance Between Pads      | G                | 0.20     |             |      |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2149A

# 64-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-085B

# dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610

64-Lead Plastic Thin Quad Flatpack (PT) 10x10x1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            |          | MILLIMETERS |      |  |  |
|--------------------------|------------------|----------|-------------|------|--|--|
| Dimensior                | Dimension Limits |          | NOM         | MAX  |  |  |
| Contact Pitch E          |                  | 0.50 BSC |             |      |  |  |
| Contact Pad Spacing      | C1               |          | 11.40       |      |  |  |
| Contact Pad Spacing      | C2               |          | 11.40       |      |  |  |
| Contact Pad Width (X64)  | X1               |          |             | 0.30 |  |  |
| Contact Pad Length (X64) | Y1               |          |             | 1.50 |  |  |
| Distance Between Pads    | G                | 0.20     |             |      |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2085B



#### 80-Lead Plastic Thin Quad Flatpack (PT) – 12x12x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

|                          | Units            |           | MILLIMETERS |      |  |  |
|--------------------------|------------------|-----------|-------------|------|--|--|
|                          | Dimension Limits | MIN       | NOM         | MAX  |  |  |
| Number of Leads          | N                |           | 80          |      |  |  |
| Lead Pitch               | e                |           | 0.50 BSC    |      |  |  |
| Overall Height           | A                | -         | -           | 1.20 |  |  |
| Molded Package Thickness | A2               | 0.95      | 1.00        | 1.05 |  |  |
| Standoff                 | A1               | 0.05      | -           | 0.15 |  |  |
| Foot Length              | L                | 0.45      | 0.60        | 0.75 |  |  |
| Footprint                | L1               | 1.00 REF  |             |      |  |  |
| Foot Angle               | φ                | 0°        | 3.5°        | 7°   |  |  |
| Overall Width            | E                | 14.00 BSC |             |      |  |  |
| Overall Length           | D                | 14.00 BSC |             |      |  |  |
| Molded Package Width     | E1               |           | 12.00 BSC   |      |  |  |
| Molded Package Length    | D1               |           | 12.00 BSC   |      |  |  |
| Lead Thickness           | С                | 0.09      | -           | 0.20 |  |  |
| Lead Width               | b                | 0.17      | 0.22        | 0.27 |  |  |
| Mold Draft Angle Top     | α                | 11°       | 12°         | 13°  |  |  |
| Mold Draft Angle Bottom  | β                | 11°       | 12°         | 13°  |  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-092B

80-Lead Plastic Thin Quad Flatpack (PT)-12x12x1mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            |          | MILLIMETERS |      |  |  |
|--------------------------|------------------|----------|-------------|------|--|--|
| Dimensio                 | Dimension Limits |          | NOM         | MAX  |  |  |
| Contact Pitch E          |                  | 0.50 BSC |             |      |  |  |
| Contact Pad Spacing      | C1               |          | 13.40       |      |  |  |
| Contact Pad Spacing      | C2               |          | 13.40       |      |  |  |
| Contact Pad Width (X80)  | X1               |          |             | 0.30 |  |  |
| Contact Pad Length (X80) | Y1               |          |             | 1.50 |  |  |
| Distance Between Pads    | G                | 0.20     |             |      |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2092B



**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-100B

100-Lead Plastic Thin Quad Flatpack (PT)-12x12x1mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                           | Units            |          |       | S    |  |
|---------------------------|------------------|----------|-------|------|--|
| Dimension                 | Dimension Limits |          | NOM   | MAX  |  |
| Contact Pitch E           |                  | 0.40 BSC |       |      |  |
| Contact Pad Spacing       | C1               |          | 13.40 |      |  |
| Contact Pad Spacing       | C2               |          | 13.40 |      |  |
| Contact Pad Width (X100)  | X1               |          |       | 0.20 |  |
| Contact Pad Length (X100) | Y1               |          |       | 1.50 |  |
| Distance Between Pads     | G                | 0.20     |       |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2100B



#### 100-Lead Plastic Thin Quad Flatpack (PF) – 14x14x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

| Standoff                | A1 | 0.05       | -         | 0.15 |  |
|-------------------------|----|------------|-----------|------|--|
| Foot Length             | L  | 0.45       | 0.60      | 0.75 |  |
| Footprint               | L1 | 1.00 REF   |           |      |  |
| Foot Angle              | φ  | 0° 3.5° 7° |           |      |  |
| Overall Width           | E  |            | 16.00 BSC |      |  |
| Overall Length          | D  | 16.00 BSC  |           |      |  |
| Molded Package Width    | E1 | 14.00 BSC  |           |      |  |
| Molded Package Length   | D1 | 14.00 BSC  |           |      |  |
| Lead Thickness          | С  | 0.09       | -         | 0.20 |  |
| Lead Width              | b  | 0.17       | 0.22      | 0.27 |  |
| Mold Draft Angle Top    | α  | 11°        | 12°       | 13°  |  |
| Mold Draft Angle Bottom | β  | 11°        | 12°       | 13°  |  |

A2

0.95

1.00

1.05

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

Molded Package Thickness

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-110B

100-Lead Plastic Thin Quad Flatpack (PF) - 14x14x1 mm Body 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                     |    | MILLIMETERS |       |      |
|---------------------------|----|-------------|-------|------|
| Dimension Limits          |    | MIN         | NOM   | MAX  |
| Contact Pitch             | E  | 0.50 BSC    |       |      |
| Contact Pad Spacing       | C1 |             | 15.40 |      |
| Contact Pad Spacing       | C2 |             | 15.40 |      |
| Contact Pad Width (X100)  | X1 |             |       | 0.30 |
| Contact Pad Length (X100) | Y1 |             |       | 1.50 |
| Distance Between Pads     | G  | 0.20        |       |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2110B

NOTES:

# APPENDIX A: MIGRATING FROM dsPIC33FJ06GS101/X02 AND dsPIC33FJ16GSX02/X04 TO dsPIC33FJ32GS406/606/608/610 AND dsPIC33FJ64GS406/606/608/610 DEVICES

This appendix provides an overview of considerations for migrating from the dsPIC33FJ06GS101/X02 and dsPIC33FJ16GSX02/X04 family of devices to the dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 family of devices. The code developed for the dsPIC33FJ06GS101/X02 and dsPIC33FJ16GSX02/X04 devices can be ported dsPIC33FJ32GS406/606/608/610 to the and dsPIC33FJ64GS406/606/608/610 devices after making the appropriate changes outlined below.

## A.1 Device Pins and Peripheral Pin Select (PPS)

On dsPIC33FJ06GS101/X02 and dsPIC33FJ16GSX02/X04 devices, some peripherals such as the Timer, Input Capture, Output Compare, UART, SPI, External Interrupts, Analog Comparator Output, as well as the PWM4 pin pair, were mapped to physical pins via Peripheral Pin Select (PPS) functionality. On dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices, these peripherals are hard-coded to dedicated pins. Because of this, as well as pinout differences between the two devices families, software must be updated to utilize peripherals on the desired pin locations.

## A.2 High-Speed PWM

#### A.2.1 FAULT AND CURRENT-LIMIT CONTROL SIGNAL SOURCE SELECTION

Fault and Current-Limit Control Signal Source selection has changed between the two families of devices. On dsPIC33FJ06GS101/X02 and dsPIC33FJ16GSX02/X04 devices, Fault1 through Fault8 were assigned to Fault and Current-Limit Controls with the following values:

- 00000 = Fault 1
- 00001 = Fault 2
- 00010 = Fault 3
- 00011 = Fault 4
- 00100 = Fault 5
- 00101 = Fault 6
- 00110 = Fault 7
- 00111 = Fault 8

On dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices, Fault1 through Fault8 were assigned to Fault and Current-Limit Controls with the following values:

- 01000 = Fault 1
- 01001 = Fault 2
- 01010 = Fault 3
- 01011 = Fault 4
- 01100 = Fault 5
- 01101 = Fault 6
- 01110 = Fault 7
- 01111 = Fault 8

#### A.2.2 ANALOG COMPARATORS CONNECTION

Connection of analog comparators to the PWM Fault and Current-Limit Control Signal Sources on dsPIC33FJ06GS101/X02 and dsPIC33FJ16GSX02/ X04 devices is performed by assigning a comparator to one of the Fault sources via the virtual PPS pins, and then selecting the desired Fault as the source for Fault and Current-Limit Control. On dsPIC33FJ32GS406/ 606/608/610 and dsPIC33FJ64GS406/606/608/610 devices, analog comparators have a direct connection to Fault and Current-Limit Control, and can be selected with the following values for the CLSRC or FLTSRC bits:

- 00000 = Analog Comparator 1
- 00001 = Analog Comparator 2
- 00010 = Analog Comparator 3
- 00011 = Analog Comparator 4

#### A.2.3 LEADING-EDGE BLANKING (LEB)

The Leading-Edge Blanking Delay (LEB) bits have been moved from the LEBCOx register on dsPIC33FJ06GS101/X02 and dsPIC33FJ16GSX02/ X04 devices to the LEBDLYx register on dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 devices.

# APPENDIX B: REVISION HISTORY

#### **Revision A (March 2009)**

This is the initial release of this document.

#### **Revision B (November 2009)**

The revision includes the following global update:

 Added Note 2 to the shaded table that appears at the beginning of each chapter. This new note provides information regarding the availability of registers and their associated bits

This revision also includes minor typographical and formatting changes throughout the data sheet text.

All other major changes are referenced by their respective section in Table B-1.

| Section Name                                             | Update Description                                                                                                                                                                                                                           |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "High-Performance, 16-bit Digital<br>Signal Controllers" | Added "DMA Channels" column and updated the RAM size to 9K for the dsPIC33FJ64GS406 devices in the controller families table (see Table 1).                                                                                                  |
|                                                          | Updated the pin diagrams as follows:                                                                                                                                                                                                         |
|                                                          | 64-pin TQFP and QFN                                                                                                                                                                                                                          |
|                                                          | - Removed FLT8 from pin 51                                                                                                                                                                                                                   |
|                                                          | - Added FLT8 to pin 60                                                                                                                                                                                                                       |
|                                                          | - Added FLT17 to pin 31                                                                                                                                                                                                                      |
|                                                          | - Added FLT18 to pin32                                                                                                                                                                                                                       |
|                                                          | • 80-pin TQFP                                                                                                                                                                                                                                |
|                                                          | - Removed FLT8 from pin 63                                                                                                                                                                                                                   |
|                                                          | - Added FLT8 to pin 76                                                                                                                                                                                                                       |
|                                                          | - Added FLT19 to pin 53                                                                                                                                                                                                                      |
|                                                          | - Added FLT20 to pin 52                                                                                                                                                                                                                      |
|                                                          | • 100-pin TQFP                                                                                                                                                                                                                               |
|                                                          | - Removed FLT8 from pin 78                                                                                                                                                                                                                   |
|                                                          | - Added FLT8 to pin 93                                                                                                                                                                                                                       |
|                                                          | - Added SYNCO1 to pin 95                                                                                                                                                                                                                     |
| Section 4.0 "Memory Organization"                        | Added Data Memory Map for Devices with 8 KB RAM (see Figure 4-4).                                                                                                                                                                            |
|                                                          | Removed SFRs IPC25 and IPC26 from the Interrupt Controller Register<br>Map for dsPIC33FJ32GS406 and dsPIC33FJ64GS406 devices (see<br>Table 4-7).                                                                                             |
|                                                          | The following bits in the Interrupt Controller Register Map for dsPIC33FJ32GS406 and dsPIC33FJ64GS406 devices were changed to unimplemented (see Table 4-7):                                                                                 |
|                                                          | <ul> <li>Bit 2 of IFS1</li> <li>Bits 9-7 of IFS6</li> <li>Bit 2 of IEC1</li> <li>Bits 9-7 of IEC6</li> <li>Bits 10-8 of IPC4</li> </ul>                                                                                                      |
|                                                          | Removed OSCTUN2 and LFSR, updated OSCCON and OSCTUN, renamed bit 13 of the REFOCON SFR in the System Control Register Map from ROSIDL to ROSSLP and changed the All Resets value from '0000' to '2300' for the ACLKCON SFR (see Table 4-56). |
|                                                          | Updated bit 1 of the PMD Register Map for dsPIC33FJ64GS608 devices from unimplemented to C1MD (see Table 4-60).                                                                                                                              |

#### TABLE B-1: MAJOR SECTION UPDATES

| <b>•</b> <i>4</i> • •                                                   |                                                                                                                                                                                                        |
|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section Name                                                            | Update Description                                                                                                                                                                                     |
| Section 9.0 "Oscillator Configuration"                                  | Removed Section 9.2 "FRC Tuning".                                                                                                                                                                      |
|                                                                         | Removed the PRCDEN, TSEQEN, and LPOSCEN bits from the Oscillator Control Register (see Register 9-1).                                                                                                  |
|                                                                         | Updated the Oscillator Tuning Register (see Register 9-4).                                                                                                                                             |
|                                                                         | Removed the Oscillator Tuning Register 2 and the Linear Feedback Shift Register.                                                                                                                       |
|                                                                         | Updated the default reset values from R/W-0 to R/W-1 for the SELACLK and APSTSCLR<2:0> bits in the ACLKCON register (see Register 9-5).                                                                |
|                                                                         | Renamed the ROSIDL bit to ROSSLP in the REFOCON register (see Register 9-6).                                                                                                                           |
| Section 10.0 "Power-Saving Features"                                    | Updated the last paragraph of <b>Section 10.2.2 "Idle Mode</b> " to clarify when instruction execution begins.                                                                                         |
|                                                                         | Added Note 1 to the PMD1 register (see Register 10-1).                                                                                                                                                 |
| Section 11.0 "I/O Ports"                                                | Changed the reference to digital-only pins to 5V tolerant pins in the second paragraph of <b>Section 11.2</b> " <b>Open-Drain Configuration</b> ".                                                     |
| Section 16.0 "High-Speed PWM"                                           | Updated the High-Speed PWM Module Register Interconnect Diagram (see Figure 16-2).                                                                                                                     |
|                                                                         | Updated the SYNCSRC<2:0> = 111, 101, and 100 definitions to Reserved in the PTCON and STCON registers (see Register 16-1 and Register 16-5).                                                           |
|                                                                         | Updated the PWM time base maximum value from 0xFFFB to 0xFFF8 in the PTPER register (Register 16-3).                                                                                                   |
|                                                                         | Updated the smallest pulse width value from 0x0008 to 0x0009 in Note 1 of the shaded note that follows the MDC register (see Register 16-10).                                                          |
|                                                                         | Updated the smallest pulse width value from 0x0008 to 0x0009 in Note 2 of the shaded note that follows the PDCx and SDCx registers (see Register 16-12 and Register 16-13).                            |
|                                                                         | Added Note 2 and updated the FLTDAT<1:0> and CLDAT<1:0> bits, changing the word 'data' to 'state' in the IOCONx register (see Register 16-19).                                                         |
| Section 20.0 "Universal<br>Asynchronous Receiver Transmitter<br>(UART)" | Updated the two baud rate range features to: 10 Mbps to 38 bps at 40 MIPS.                                                                                                                             |
| Section 22.0 "High-Speed 10-bit<br>Analog-to-Digital Converter (ADC)"   | Updated the TRGSRCx<4:0> = 01101 definition from Reserved to PWM secondary special event trigger selected, and updated Note 1 in the ADCP0-ADCP6 registers (see Register 22-6 through Register 22-12). |
| Section 24.0 "Special Features"                                         | Updated the second paragraph and removed the fourth paragraph in Section 24.1 "Configuration Bits".                                                                                                    |
|                                                                         | Updated the Device Configuration Register Map (see Table 24-1).                                                                                                                                        |

## TABLE B-1: MAJOR SECTION UPDATES (CONTINUED)

| Section Name                                 | Update Description                                                                                                                                                                                            |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 27.0 "Electrical<br>Characteristics" | Updated the Absolute Maximum Ratings for high temperature and added Note 4.                                                                                                                                   |
|                                              | Updated all Operating Current (IDD) Typical and Max values in Table 27-5.                                                                                                                                     |
|                                              | Updated all Idle Current (IIDLE) Typical and Max values in Table 27-6.                                                                                                                                        |
|                                              | Updated all Power-Down Current (IPD) Typical and Max values in Table 27-7.                                                                                                                                    |
|                                              | Updated all Doze Current (IDOZE) Typical and Max values in Table 27-8.                                                                                                                                        |
|                                              | Updated the Typ and Max values for parameter D150 and removed parameters DI26, DI28, and DI29 from the I/O Pin Input Specifications (see Table 27-9).                                                         |
|                                              | Updated the Typ and Max values for parameter DO10 and DO27 and the Min and Typ values for parameter DO20 in the I/O Pin Output Specifications (see Table 27-10).                                              |
|                                              | Added parameter numbers to the Auxiliary PLL Clock Timing Specifications (see Table 27-18).                                                                                                                   |
|                                              | Added parameters numbers and updated the Internal RC Accuracy Min, Typ, and Max values (see Table 27-19 and Table 27-20).                                                                                     |
|                                              | Added parameter numbers, Note 2, updated the Min and Typ parameter values for MP31 and MP32, and removed the conditions for MP10 and MP11 in the High-Speed PWM Module Timing Requirements (see Table 27-29). |
|                                              | Updated the SPIx Module Slave Mode (CKE = 1) Timing Characteristics (see Figure 27-14).                                                                                                                       |
|                                              | Added parameter IM51 to the I2Cx Bus Data Timing Requirements (Master Mode) (see Table 27-34).                                                                                                                |
|                                              | Updated the Max value for parameter AD33 in the 10-bit High-Speed ADC Module Specifications (see Table 27-36).                                                                                                |
|                                              | Updated the titles and added parameter numbers to the Comparator and DAC Module Specifications (see Table 27-38 and Table 27-39) and the DAC Output Buffer Specifications (see Table 27-40).                  |

#### TABLE B-1: MAJOR SECTION UPDATES (CONTINUED)

# Revision C (February 2010)

This revision includes minor typographical and formatting changes throughout the data sheet text.

All other changes are referenced by their respective section in Table B-2.

| TABLE B-2: | MAJOR SECTION UPDATES |
|------------|-----------------------|
|------------|-----------------------|

| Section Name                                 | Update Description                                                                                                              |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Section 16.0 "High-Speed PWM"                | Added Note 2 to PTPER (Register 16-3).                                                                                          |
|                                              | Added Note 1 to SEVTCMP (Register 16-4).                                                                                        |
|                                              | Updated Note 1 in MDC (Register 16-10).                                                                                         |
|                                              | Updated Note 5 and added Note 6 to PWMCONx (Register 16-11).                                                                    |
|                                              | Updated Note 1 in PDCx (Register 16-12).                                                                                        |
|                                              | Updated Note 1 in SDCx (Register 16-13).                                                                                        |
|                                              | Updated Note 1 and Note 2 in PHASEx (Register 16-14).                                                                           |
|                                              | Updated Note 2 in SPHASEx (Register 16-15).                                                                                     |
|                                              | Updated Note 1 in FCLCONx (Register 16-21).                                                                                     |
|                                              | Added Note 1 to STRIGx (Register 16-22).                                                                                        |
|                                              | Updated Leading-Edge Blanking Delay increment value from 8.4 ns to 8.32 ns and added a shaded note in LEBDLYx (Register 16-24). |
|                                              | Added Note 3 and Note 4 to PWMCAPx (Register 16-26).                                                                            |
| Section 27.0 "Electrical<br>Characteristics" | Updated the Min and Typ values for the Internal Voltage Regulator specifications in Table 27-13.                                |
|                                              | Updated the Min and Max values for the Internal RC Accuracy specifications in Table 27-20.                                      |

# Revision D (January 2012)

This revision includes minor typographical and formatting changes throughout the data sheet text.

All occurrences of PGCn and PGDn (where n = 1, 2, or 3) were updated to: PGECn and PGEDn throughout the document.

All other changes are referenced by their respective section in Table B-3.

#### TABLE B-3: MAJOR SECTION UPDATES

| Section Name                                                                       | Update Description                                                                                                                                                                |
|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "16-bit Digital Signal Controllers (up to<br>64 KB Flash and 9 KB SRAM) with High- | Added 50 MIPS to Operating Range.                                                                                                                                                 |
| Speed PWM, ADC, and Comparators"                                                   | Changed the Oscillator frequency range in System Management.                                                                                                                      |
|                                                                                    | Added the "Referenced Sources" section.                                                                                                                                           |
| Section 1.0 "Device Overview"                                                      | Updated the block diagram of the core and peripheral modules (see Figure 1-1).                                                                                                    |
| Section 2.0 "Guidelines for Getting<br>Started with 16-bit Digital Signal          | Updated the Recommended Minimum Connection diagram (see Figure 2-1).                                                                                                              |
| Controllers"                                                                       | Updated the VCAP pin capacitor specification in Section 2.3<br>"Capacitor on Internal Voltage Regulator (VCAP)".                                                                  |
| Section 4.0 "Memory Organization"                                                  | Removed IPC20 and updated IFS5, IFS7, IEC5, IEC7, and IPC29 in the Interrupt Controller Register Map for dsPIC33FJ64GS606 devices (see Table 4-6).                                |
|                                                                                    | Removed IPC20 and IPC21 and updated IFS5, IFS7, IEC5, IEC7, and IPC29 in the Interrupt Controller Register Map for dsPIC33FJ32GS406 and dsPIC33FJ64GS406 devices (see Table 4-7). |
|                                                                                    | Removed IPC20 and updated IFS5, IFS7, IEC5, IEC7, and IPC29 in the Interrupt Controller Register Map for dsPIC33FJ32GS606 devices (see Table 4-10).                               |
|                                                                                    | Added High-Speed 10-bit ADC Register Map for dsPIC33FJ32GS406 and dsPIC33FJ64GS406 devices (see Table 4-35).                                                                      |
|                                                                                    | Updated ODCG in PORTG Register Map for dsPIC33FJ32GS610 and dsPIC33FJ64GS610 devices (see Table 4-54).                                                                            |
|                                                                                    | Updated ODCG in PORTG Register Map for dsPIC33FJ32GS608 and dsPIC33FJ64GS608 devices (see Table 4-55).                                                                            |
|                                                                                    | Updated ODCG in PORTG Register Map for dsPIC33FJ32GS406/606 and dsPIC33FJ64GS406/606 devices (see Table 4-56).                                                                    |
| Section 9.0 "Oscillator Configuration"                                             | Changed the High-Speed Crystal (HS) frequency range in <b>Section 9.1.1 "System Clock sources"</b> .                                                                              |
|                                                                                    | Updated the device operating speed to up to 50 MHz in Section 9.1.2 "System Clock Selection".                                                                                     |
|                                                                                    | Updated Section 9.1.3 "PLL Configuration" to reflect the new operating range/speed of 50 MIPS/50 MHz.                                                                             |
|                                                                                    | Updated Section 9.2 "Auxiliary Clock Generation".                                                                                                                                 |

| Section Name                                                           | Update Description                                                                                                                                                                    |
|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 22.0 "High-Speed 10-bit Analog-<br>to-Digital Converter (ADC)" | Updated the ADC Block Diagram for dsPIC33FJ32GS406 and dsPIC33FJ64GS406 Devices with one SAR (see Table 22-1).                                                                        |
|                                                                        | Added Note 2 to ADCPC6: ADC Convert Pair Control Register 6 (see Register 22-12).                                                                                                     |
| Section 23.0 "High-Speed Analog<br>Comparator"                         | Added Note 1 to the High-Speed Analog Comparator Module block diagram (see Figure 23-1).                                                                                              |
| Section 24.0 "Special Features"                                        | Updated Section 24.1 "Configuration Bits".                                                                                                                                            |
|                                                                        | Added the RTSP Effect column to the dsPIC33F Configuration Bits Description (see Table 24-2).                                                                                         |
|                                                                        | Added Note 3 to the Connections for the On-chip Voltage Regulator (see Figure 24-1).                                                                                                  |
| Section 27.0 "Electrical Characteristics"                              | Updated the Absolute Maximum Ratings.                                                                                                                                                 |
|                                                                        | Updated the Operating MIPS vs. Voltage and added Note 1 (see Table 27-1).                                                                                                             |
|                                                                        | Updated Note 4 and removed parameter DC18 from the DC Temperature and Voltage Specifications (see Table 27-4).                                                                        |
|                                                                        | Updated Note 2, Typical and Maximum values for parameters DC20-<br>DC24, and the Conditions for parameters DC25-DC28 in the Operating<br>Current DC Characteristics (see Table 27-5). |
|                                                                        | Updated Note 2 in the Idle Current DC Characteristics (see Table 27-6                                                                                                                 |
|                                                                        | Updated Note 2 in the Power-down Current DC Characteristics (see Table 27-7).                                                                                                         |
|                                                                        | Added Note 2 to the Doze Current DC Characteristics (see Table 27-8                                                                                                                   |
|                                                                        | Added parameters DI60a, DI60b, and DI60c to the I/O Pin Input Specifications (see Table 27-9).                                                                                        |
|                                                                        | Updated all I/O Pin Output Specifications (see Table 27-10).                                                                                                                          |
|                                                                        | Updated parameter BO10 and added Note 2 and Note 3 to the BOR Electrical Characteristics (see Table 27-11).                                                                           |
|                                                                        | Added Note 1 to the Internal Voltage Regulator Specifications (see Table 27-13).                                                                                                      |
|                                                                        | Updated the OS25 parameter in the External Clock Timing diagram (see Figure 27-2).                                                                                                    |
|                                                                        | Added the Secondary Oscillator (Sosc) to parameter OS10, added parameter OS42 (GM), and added Note 2 to the External Clock Timing Requirements (see Table 27-16).                     |
|                                                                        | Updated Note 2 in the Internal FRC Accuracy AC Characteristics (see Table 27-19).                                                                                                     |
|                                                                        | Updated parameters DO31 and DO32 in the I/O Timing Requirements (see Table 27-21).                                                                                                    |

## TABLE B-3: MAJOR SECTION UPDATES (CONTINUED)

| Section Name                                              | Update Description                                                                                                            |  |
|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|
| Section 27.0 "Electrical Characteristics"<br>(Continued)  | Updated the Timer1, Timer2, and Timer3 External Clock Timing<br>Requirements (see Table 27-23, Table 27-24, and Table 27-25). |  |
|                                                           | Updated the Simple OC/PWM Mode Timing Requirements (see Table 27-28).                                                         |  |
|                                                           | Updated all SPI Timing specifications (see Figure 27-11-Figure 27-18 and Table 27-30-Table 27-37).                            |  |
|                                                           | Added Note 2 to the 10-bit High-Speed ADC Module Specifications (see Table 27-40).                                            |  |
|                                                           | Added Note 2 to the 10-bit High-Speed ADC Module Timing Requirements (see Table 27-41).                                       |  |
|                                                           | Added parameter DA08 to the DAC Module Specifications (see Table 27-43).                                                      |  |
|                                                           | Updated parameter DA16 in the DAC Output Buffer Specifications (see Table 27-44).                                             |  |
|                                                           | Added DMA Read/Write Timing Requirements (see Table 27-49).                                                                   |  |
| Section 28.0 "50 MIPS Electrical<br>Characteristics"      | Added new chapter with electrical specifications for 50 MIPS devices.                                                         |  |
| Section 29.0 "DC and AC Device<br>Characteristics Graphs" | Added new chapter.                                                                                                            |  |

#### TABLE B-3: MAJOR SECTION UPDATES (CONTINUED)

# INDEX

| 1 | ١ |
|---|---|
| • | ` |

| AC Characteristics                      |     |
|-----------------------------------------|-----|
| Internal RC Accuracy                    |     |
| Load Conditions                         |     |
| Alternate Interrupt Vector Table (AIVT) | 123 |
| Arithmetic Logic Unit (ALU)             |     |
| Assembler                               |     |
| MPASM Assembler                         |     |
|                                         |     |

# В

| D                                         |       |
|-------------------------------------------|-------|
| Barrel Shifter                            | 43    |
| Bit-Reversed Addressing                   | . 102 |
| Example                                   | . 103 |
| Implementation                            | . 102 |
| Sequence Table (16-Entry)                 | . 103 |
| Block Diagrams                            |       |
| 16-bit Timer1 Module                      |       |
| Comparator                                |       |
| Connections for On-Chip Voltage Regulator | . 345 |
| Device Clock                              | . 190 |
| DSP Engine                                | 40    |
| dsPIC33FJ32GS406/606/608/610              | and   |
| dsPIC33FJ64GS406/606/608/610              |       |
| dsPIC33FJ32GS406/606/608/610              | and   |
| dsPIC33FJ64GS406/606/608/610 CPU Core .   |       |
| ECAN Module                               |       |
| l <sup>2</sup> C                          |       |
| Input Capture                             |       |
| Oscillator System                         |       |
| Output Compare                            |       |
| PLL                                       |       |
| Quadrature Encoder Interface              |       |
| Reset System                              |       |
| Shared Port Structure                     |       |
| Simplified Conceptual High-Speed PWM      |       |
| SPI                                       |       |
| Timer2/3 (32-bit)                         |       |
| Type B Timer                              |       |
| Type C Timer                              |       |
| UART                                      |       |
| Watchdog Timer (WDT)                      |       |
| Brown-out Reset (BOR)                     | . 341 |

# С

| C Compilers                       |          |
|-----------------------------------|----------|
| MPLAB C18                         | 358      |
| Clock Switching                   | 198      |
| Enabling                          | 198      |
| Sequence                          | 198      |
| Code Examples                     |          |
| Erasing a Program Memory Page     | 113      |
| Initiating a Programming Sequence | 114      |
| Loading Write Buffers             | 114      |
| Port Write/Read                   | 210      |
| PWRSAV Instruction Syntax         | 199      |
| Code Protection                   | 341, 348 |
| CodeGuard Security                | 341      |
| Configuration Bits                | 341      |
| Configuration Register Map        | 341      |
| Configuring Analog Port Pins      | 210      |
| CPU                               |          |
| Control Registers                 |          |
| CPU Clocking System               | 189      |

| PLL Configuration                    | 190 |
|--------------------------------------|-----|
| Selection                            |     |
| Sources                              | 189 |
| Customer Change Notification Service | 447 |
| Customer Notification Service        |     |
| Customer Support                     | 447 |
|                                      |     |

# D

| 0                                              |   |
|------------------------------------------------|---|
| DAC                                            | 3 |
| Output Range 338                               | 3 |
| Data Accumulators and Adder/Subtracter 41      | 1 |
| Data Space Write Saturation 43                 | 3 |
| Overflow and Saturation                        | 1 |
| Round Logic 42                                 | 2 |
| Write Back                                     |   |
| Data Address Space                             |   |
| Alignment                                      | 7 |
| Memory Map for dsPIC33FJ32GS406/606/608/610 De | _ |
| vices with 4 KB RAM 48                         |   |
| Memory Map for dsPIC33FJ64GS406/606/608/610 De | _ |
| vices with 8 KB RAM 49                         |   |
| Memory Map for dsPIC33FJ64GS406/606/608/610 De | - |
| vices with 9 KB RAM 50                         | ) |
| Near Data Space 47                             | 7 |
| Software Stack                                 | 9 |
| Width 47                                       | 7 |
| DC and AC Characteristics                      |   |
| Graphs and Tables 417                          | 7 |
| DC Characteristics                             | ) |
| Doze Current (IDOZE)                           | 2 |
| I/O Pin Input Specifications                   | 9 |
| I/O Pin Output Specifications                  |   |
| Idle Current (IIDLE)                           | 1 |
| Operating Current (IDD)                        |   |
| Power-Down Current (IPD)                       | 7 |
| Program Memory                                 | 3 |
| Temperature and Voltage Specifications         | 3 |
| Development Support                            |   |
| DMAC Registers                                 | 3 |
| DMAxCNT 178                                    | 3 |
| DMAxCON 178                                    | 3 |
| DMAxPAD 178                                    | 3 |
| DMAxREQ 178                                    | 3 |
| DMAxSTA 178                                    | 3 |
| DMAxSTB 178                                    | 3 |
| Doze Mode                                      | ) |
| DSP Engine                                     | 9 |
| Multiplier 47                                  | 1 |

# Ε

| ECAN Module         |     |
|---------------------|-----|
| CiBUFPNT1 register  | 291 |
| CiBUFPNT2 register  | 292 |
| CiBUFPNT3 register  | 292 |
| CiBUFPNT4 register  | 293 |
| CiCFG1 register     | 289 |
| CiCFG2 register     | 290 |
| CiCTRL1 register    | 282 |
| CiCTRL2 register    | 283 |
| CiEC register       | 289 |
| CiFCTRL register    | 285 |
| CiFEN1 register     | 291 |
| CiFIFO register     | 286 |
| CiFMSKSEL1 register |     |
|                     |     |

| CiFMSKSEL2 register                                  | . 296 |
|------------------------------------------------------|-------|
| CiINTE register                                      |       |
| CiINTF register                                      | . 287 |
| CiRXFnEID register                                   |       |
| CiRXFnSID register                                   |       |
| CiRXFUL1 register                                    |       |
| CiRXFUL2 register                                    |       |
| CiRXMnEID register                                   |       |
| CiRXMnSID register                                   |       |
| CiRXOVF1 register                                    |       |
| CiRXOVF2 register                                    |       |
| CiTRmnCON register                                   |       |
| CiVEC register                                       |       |
| Frame Types                                          |       |
| Modes of Operation                                   |       |
| Overview                                             |       |
| ECAN Registers                                       | 213   |
| Acceptance Filter Enable Register (CiFEN1)           | 201   |
| Acceptance Filter Extended Identifier Register n (Ci |       |
|                                                      |       |
| nEID)                                                |       |
| Acceptance Filter Mask Extended Identifier Regis     |       |
| (CiRXMnEID)                                          |       |
| Acceptance Filter Mask Standard Identifier Regis     |       |
| (CiRXMnSID)                                          | 297   |
| Acceptance Filter Standard Identifier Register n (Ci |       |
| nSID)                                                |       |
| Baud Rate Configuration Register 1 (CiCFG1)          |       |
| Baud Rate Configuration Register 2 (CiCFG2)          |       |
| Control Register 1 (CiCTRL1)                         |       |
| Control Register 2 (CiCTRL2)                         |       |
| FIFO Control Register (CiFCTRL)                      |       |
| FIFO Status Register (CiFIFO)                        |       |
| Filter 0-3 Buffer Pointer Register (CiBUFPNT1)       |       |
| Filter 12-15 Buffer Pointer Register (CiBUFPNT4).    | . 293 |
| Filter 15-8 Mask Selection Register (CiFMSKSEL2)     | . 296 |
| Filter 4-7 Buffer Pointer Register (CiBUFPNT2)       | . 292 |
| Filter 7-0 Mask Selection Register (CiFMSKSEL1).     | . 295 |
| Filter 8-11 Buffer Pointer Register (CiBUFPNT3)      | . 292 |
| Interrupt Code Register (CiVEC)                      | . 284 |
| Interrupt Enable Register (CiINTE)                   | . 288 |
| Interrupt Flag Register (CiINTF)                     | . 287 |
| Receive Buffer Full Register 1 (CiRXFUL1)            | . 298 |
| Receive Buffer Full Register 2 (CiRXFUL2)            |       |
| Receive Buffer Overflow Register 2 (CiRXOVF2)        |       |
| Receive Overflow Register (CiRXOVF1)                 |       |
| ECAN Transmit/Receive Error Count Register (CiEC)    |       |
| ECAN TX/RX Buffer m Control Register (CiTRmnCON)     |       |
| Electrical Characteristics                           |       |
| AC Characteristics and Timing Parameters 374         | , 413 |
| BOR                                                  |       |
| Enhanced CAN Module                                  |       |
| Equations                                            |       |
| Device Operating Frequency                           | . 189 |
| Fosc Calculation                                     |       |
| XT with PLL Mode Example                             |       |
| Errata                                               |       |
|                                                      |       |

## F

| Fail-Safe Clock Monitor (FSCM) | 198 |
|--------------------------------|-----|
| Flash Program Memory           | 109 |
| Control Registers              | 110 |
| Operations                     | 110 |
| Programming Algorithm          | 113 |
| RTSP Operation                 | 110 |
| Table Instructions             | 109 |
| Flexible Configuration         | 341 |

#### Н

| High-Speed Analog Comparator                          |     |
|-------------------------------------------------------|-----|
| High-Speed PWM 22                                     | 25  |
|                                                       |     |
| I/O Ports                                             | )9  |
| Parallel I/O (PIO)                                    |     |
| Write/Read Timing                                     |     |
| <sup>2</sup> C                                        |     |
| Operating Modes                                       | 35  |
| Registers                                             |     |
| In-Circuit Debugger                                   |     |
| In-Circuit Emulation                                  |     |
| In-Circuit Serial Programming (ICSP)                  |     |
| Input Capture                                         |     |
| Registers                                             | 20  |
| Input Change Notification21                           |     |
| Instruction Addressing Modes                          |     |
| File Register Instructions                            |     |
| Fundamental Modes Supported 10                        |     |
| MAC Instructions                                      |     |
| MCU Instructions                                      |     |
| Move and Accumulator Instructions                     |     |
| Other Instructions                                    |     |
| Instruction Set                                       |     |
| Overview                                              | 52  |
| Summary                                               |     |
| Instruction-Based Power-Saving Modes                  |     |
| Idle                                                  |     |
| Sleep                                                 |     |
| Interfacing Program and Data Memory Spaces            |     |
| Internal RC Oscillator                                |     |
| Use with WDT                                          | 15  |
| Internet Address 44                                   |     |
| Interrupt Control and Status Registers 12             |     |
| IECx                                                  |     |
| IFSx                                                  |     |
| INTCON1                                               |     |
| INTCON2                                               |     |
| INTTREG 12                                            |     |
| IPCx                                                  |     |
| Interrupt Setup Procedures17                          |     |
| Initialization                                        |     |
| Interrupt Disable                                     |     |
| Interrupt Service Routine                             |     |
| Trap Service Routine                                  |     |
| Interrupt Vector Table (IVT)12                        |     |
| Interrupts Coincident with Power Save Instructions 20 |     |
|                                                       |     |
| J                                                     |     |
| JTAG Boundary Scan Interface 34                       | 11  |
| JTAG Interface                                        | 17  |
|                                                       |     |
| L                                                     |     |
| Leading-Edge Blanking (LEB) 22                        | 25  |
| Μ                                                     |     |
| Memory Organization4                                  | 15  |
| Microchip Internet Web Site                           |     |
| Migrating from dsPIC33FJ06GS101/X02 ar                |     |
| dsPIC33FJ16GSX02/X04 to dsPIC33FJ32GS406/60           |     |
| 608/610 and dsPIC33FJ64GS406/606/608/610 Device       |     |
| 433                                                   |     |
| Migration                                             |     |
| Analog Comparators Connection                         | 33  |
| Device Pins and Peripheral Pin Select (PPS)           |     |
|                                                       | . 🧳 |
|                                                       |     |

| Fault and Current-Limit Control Signal Source Selection 433 |    |
|-------------------------------------------------------------|----|
| Leading-Edge Blanking (LEB)433                              |    |
| Modes of Operation                                          |    |
| Disable                                                     |    |
| Initialization                                              |    |
| Listen All Messages281                                      |    |
| Listen Only281                                              |    |
| Loopback                                                    |    |
| Normal Operation                                            |    |
| Modulo Addressing 101                                       |    |
| Applicability 102                                           |    |
| Operation Example 101                                       |    |
| Start and End Address101                                    |    |
| W Address Register Selection 101                            |    |
| MPLAB ASM30 Assembler, Linker, Librarian                    | ,  |
| MPLAB Integrated Development Environment Software 357       |    |
| MPLAB PM3 Device Programmer                                 |    |
| MPLAB REAL ICE In-Circuit Emulator System                   | r. |
| MPLINK Object Linker/MPLIB Object Librarian                 | ,  |

# 0

| Open-Drain Configuration            |     |
|-------------------------------------|-----|
| Oscillator Configuration            | 187 |
| Oscillator Tuning Register (OSCTUN) | 195 |
| Output Compare                      | 221 |

#### Ρ

| Packaging                                   | 419        |
|---------------------------------------------|------------|
| 100-Lead TQFP                               |            |
| 100-Lead TQFP Land Pattern                  | 429        |
| 64-Lead QFN 421,                            |            |
| 64-Lead QFN Land Pattern                    |            |
| 64-Lead TQFP                                | 424        |
| 64-Lead TQFP Land Pattern                   | 425        |
| 80-Lead TQFP                                |            |
| 80-Lead TQFP Land Pattern                   | 427        |
| Marking                                     |            |
| Peripheral Module Disable (PMD)             | 201        |
| Pinout I/O Descriptions (table)             | 19         |
| Power-on Reset (POR)                        | 119        |
| Power-Saving Features                       | 199        |
| Clock Frequency and Switching               | 199        |
| Program Address Space                       | 45         |
| Construction                                | 104        |
| Data Access from Program Memory Using       | Program    |
| Space Visibility                            |            |
| Data Access from Program Memory Using Table | e Instruc- |
| tions                                       |            |
| Data Access from, Address Generation        |            |
| Memory Map                                  | 45         |
| Table Read Instructions                     |            |
| TBLRDH                                      | 106        |
| TBLRDL                                      | 106        |
| Visibility Operation                        | 107        |
| Program Memory                              |            |
| Interrupt Vector                            |            |
| Organization                                |            |
| Reset Vector                                |            |
| Q                                           |            |
| Quadrature Encoder Interface (QEI)          | 255        |
|                                             |            |
| R                                           |            |
| Reader Response                             | 448        |
| Register Maps                               |            |
| Analog Comparator                           | 91         |

| Change Notification (dsPIC33FJ32GS608/610 and dsPIC33FJ64GS608/601 Devices) |
|-----------------------------------------------------------------------------|
| Change Notification (dsPIC33FJ64GS406/606 Devices) 54                       |
| 54<br>CPU Core                                                              |
| DMA                                                                         |
| ECAN1 (C1CTRL1.WIN = 0 or 1)                                                |
| ECAN1 (C1CTRL1.WIN = 0)                                                     |
| ECAN1 (C1CTRL1.WIN = 1)                                                     |
| High-Speed 10-bit ADC Module (dsPIC33FJ32GS608                              |
| and dsPIC33FJ64GS608 Devices)                                               |
| High-Speed 10-bit ADC Module (dsPIC33FJ32GS610                              |
| and dsPIC33FJ64GS610 Devices)                                               |
| High-Speed 10-bit ADC Module (for                                           |
| dsPIC33FJ32GS606 and dsPIC33FJ64GS606 De-                                   |
| vices)                                                                      |
| High-Speed PWM                                                              |
|                                                                             |
| High-Speed PWM Generator 2                                                  |
|                                                                             |
| High-Speed PWM Generator 4                                                  |
|                                                                             |
| High-Speed PWM Generator 6                                                  |
| dsPIC33FJ32GS406 and dsPIC33FJ64GS406) 77                                   |
| High-Speed PWM Generator 8 (All devices except                              |
| dsPIC33FJ32GS406 and dsPIC33FJ64GS406) 78                                   |
| High-Speed PWM Generator 9 (dsPIC33FJ32GS610                                |
| and dsPIC33FJ64GS610 Devices)                                               |
| I2C1                                                                        |
| 12C1                                                                        |
| Input Capture                                                               |
| Interrupt Controller (dsPIC33FJ32GS406 and                                  |
| dsPIC33FJ64GS406 Devices)                                                   |
| Interrupt Controller (dsPIC33FJ32GS606 Devices) 67                          |
| Interrupt Controller (dsPIC33FJ32GS608 Devices) 67                          |
| Interrupt Controller (dsPIC33FJ32GS610 Devices) 63                          |
| Interrupt Controller (dsPIC33FJ64GS606 Devices) 59                          |
| Interrupt Controller (dsPIC33FJ64GS608 Devices) 57                          |
| Interrupt Controller (dsPIC33FJ64GS610 Devices) 55                          |
| NVM                                                                         |
| Output Compare                                                              |
| PMD (dsIPC33FJ64GS606 Devices)                                              |
| PMD (dsPIC33FJ32GS406 and dsPIC33FJ64GS406                                  |
| Devices)                                                                    |
| PMD (dsPIC33FJ32GS606 Devices)                                              |
| PMD (dsPIC33FJ32GS608 Devices)                                              |
| PMD (dsPIC33FJ32GS610 Devices)                                              |
| PMD (dsPIC33FJ64GS608 Devices)                                              |
| PMD (dsPIC33FJ64GS610 Devices)                                              |
| PORTA (dsPIC33FJ32GS608 and dsPIC33FJ64GS608                                |
| Devices)                                                                    |
| PORTA (dsPIC33FJ32GS610 and dsPIC33FJ64GS610                                |
| Devices)                                                                    |
| PORTB                                                                       |
| PORTC (dsPIC33FJ32GS406/606 and                                             |
| dsPIC33FJ64GS406/606 Devices)                                               |
| PORTC (dsPIC33FJ32GS608 and dsPIC33FJ64GS608                                |
| Devices)                                                                    |
| PORTC (dsPIC33FJ32GS610 and dsPIC33FJ64GS610                                |
| Devices)                                                                    |
| PORTD (dsPIC33FJ32GS406/606 and                                             |
| dsPIC33FJ64GS406/606 Devices)                                               |
| PORTD (dsPIC33FJ32GS608/610 and                                             |
| dsPIC33FJ64GS608/610 Devices)                                               |
| PORTE (dsPIC33FJ32GS406/606 and                                             |

 $\ensuremath{\textcircled{}^{\odot}}$  2009-2012 Microchip Technology Inc.

| dsPIC33FJ64GS406/606 Devices)                                  |          |
|----------------------------------------------------------------|----------|
| PORTE (dsPIC33FJ32GS608/610                                    | and      |
| dsPIC33FJ64GS608/610 Devices)                                  |          |
| PORTF (dsPIC33FJ32GS406/606                                    | and      |
| dsPIC33FJ64GS406/606 Devices)                                  |          |
| PORTF (dsPIC33FJ32GS608 and dsPIC33FJ6                         | 4GS608   |
| Devices)                                                       | 94       |
| PORTF (dsPIC33FJ32GS610 and dsPIC33FJ6                         | 4GS610   |
| Devices)                                                       |          |
| PORTG (dsPIC33FJ32GS406/606                                    | and      |
| dsPIC33FJ64GS406/606 Devices)                                  |          |
| PORTG (dsPIC33FJ32GS608 and dsPIC33FJ6                         |          |
| Devices)                                                       |          |
|                                                                |          |
| PORTG (dsPIC33FJ32GS610 and dsPIC33FJ6                         | 465610   |
| Devices)                                                       |          |
| Quadrature Encoder Interface (QEI) 1                           |          |
| Quadrature Encoder Interface (QEI) 2                           | 70       |
| SPI1                                                           |          |
| SPI2                                                           |          |
| System Control                                                 |          |
| Timers                                                         |          |
| UART1                                                          |          |
| UART2                                                          |          |
| Registers                                                      |          |
| A/D Convert Pair Control Register 2 (ADCPC2)                   | 300      |
| ACLKCON (Auxiliary Clock Divisor Control)                      |          |
|                                                                |          |
| ADBASE (A/D Base)                                              |          |
| ADC Base Register (ADBASE)                                     |          |
| ADC Control Register (ADCON)                                   |          |
| ADC Port Configuration Register (ADPCFG)                       |          |
| ADC Status Register (ADSTAT)                                   | 313      |
| ADPCFG (A/D Port Configuration)                                | 315      |
| ADPCFG2 (A/D Port Configuration)                               | 315      |
| ADSTAT (A/D Status)                                            |          |
| ALTDTRx (PWM Alternate Dead Time)                              |          |
| Analog-to-Digital Convert Pair Control Reg                     |          |
| (ADCPC0)                                                       |          |
| Analog-to-Digital Convert Pair Control Reg                     |          |
| (ADCPC1)                                                       | 210      |
| Analog-to-Digital Convert Pair Control Reg                     |          |
|                                                                |          |
| (ADCPC3)                                                       |          |
| Analog-to-Digital Convert Pair Control Reg                     |          |
| (ADCPC4)                                                       |          |
| Analog-to-Digital Convert Pair Control Reg                     |          |
| (ADCPC5)                                                       |          |
| Analog-to-Digital Convert Pair Control Reg                     | gister 6 |
| (ADCPC6)                                                       | 334      |
| AUXCONx (PWM Auxiliary Control)                                |          |
| CHOP (PWM Chop Clock Generator)                                |          |
| CiBUFPNT1 (ECAN Filter 0-3 Buffer Pointer)                     |          |
| CiBUFPNT2 (ECAN Filter 4-7 Buffer Pointer)                     |          |
|                                                                |          |
| CIBUFPNT3 (ECAN Filter 8-11 Buffer Pointer)                    |          |
| CiBUFPNT4 (ECAN Filter 12-15 Buffer Pointer)                   |          |
| CiCFG1 (ECAN Baud Rate Configuration 1)                        |          |
| CiCFG2 (ECAN Baud Rate Configuration 2)                        |          |
| CiCTRL1 (ECAN Control 1)                                       |          |
| CiCTRL2 (ECAN Control 2)                                       |          |
| CiEC (ECAN Transmit/Receive Error Count)                       |          |
| CIFCTRL (ECAN FIFO Control)                                    | 285      |
| CiFEN1 (ECAN Acceptance Filter Enable)                         |          |
| CiFIFO (ECAN FIFO Status)                                      |          |
| CiFMSKSEL1 (ECAN Filter 7-0 Mask Selection)                    |          |
| CiFMSKSEL2 (ECAN Filter 15-8 Mask Selection)                   |          |
| CilNTE (ECAN Interrupt Enable)                                 |          |
| CIINTE (ECAN Interrupt Enable)<br>CIINTF (ECAN Interrupt Flag) |          |
|                                                                |          |
| CiRXFnEID (ECAN Acceptance Filter n Extende                    | su .     |

| Identifier) 295                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CiRXFnSID (ECAN Acceptance Filter n Standard Identi-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| fier)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| CiRXFUL1 (ECAN Receive Buffer Full 1) 298                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CiRXFUL2 (ECAN Receive Buffer Full 2) 298                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CiRXMnEID (ECAN Acceptance Filter Mask n Extended                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Identifier)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CiRXMnSID (ECAN Acceptance Filter Mask n Standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Identifier) 297                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CiRXOVF1 (ECAN Receive Buffer Overflow 1) 299                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CiRXOVF2 (ECAN Receive Buffer Overflow 2) 299                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CiTRBnSID (ECAN Buffer n Standard Identifier) 301,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 302, 304                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| CiTRmnCON (ECAN TX/RX Buffer m Control) 300                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CiVEC (ECAN Interrupt Code)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| CLKDIV (Clock Divisor) 193                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CMPCONx (Comparator Control) 339                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| CMPCPNx (Comparator Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CMPDACx (Comparator DAC Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| CORCON (Core Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DFLTCON (QEI Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DFLTxCON (Digital Filter Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DMACS0 (DMA Controller Status 0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DMACS0 (DMA Controller Status 0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DMACS1 (DMA Controller Status 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DMAxCNT (DMA Channel x Transfer Count)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DMAxCON (DMA Channel x Control) 179                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DMAxPAD (DMA Channel x Peripheral Address) 181                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DMAxREQ (DMA Channel x IRQ Select) 180                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DMAxSTA (DMA Channel x RAM Start Address A) 180                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DMAxSTB (DMA Channel x RAM Start Address B). 181                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DSADR (Most Recent DMA RAM Address)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DTRx (PWM Dead Time)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FCLCONX (PWM Fault Current-Limit Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| FOLCONX (PVVIVI Fault Current-Limit Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| I2CxCON (I2Cx Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| I2CxMSK (I2Cx Slave Mode Address Mask)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| I2CxMSK (I2Cx Slave Mode Address Mask)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| I2CxMSK (I2Cx Slave Mode Address Mask)271I2CxSTAT (I2Cx Status)269ICxCON (Input Capture x Control, x = 1, 2)220                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| I2CxMSK (I2Cx Slave Mode Address Mask)271I2CxSTAT (I2Cx Status)269ICxCON (Input Capture x Control, x = 1, 2)220ICxCON (Input Capture x Control)220                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         ICxCON (Input Capture x Control)       210         IEC0 (Interrupt Enable Control 0)       141                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         ICxCON (Input Capture x Control)       210         IEC0 (Interrupt Enable Control 0)       141                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| I2CxMSK (I2Cx Slave Mode Address Mask)271I2CxSTAT (I2Cx Status)269ICxCON (Input Capture x Control, x = 1, 2)220ICxCON (Input Capture x Control)220IEC0 (Interrupt Enable Control 0)141IEC1 (Interrupt Enable Control 1)143                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| I2CxMSK (I2Cx Slave Mode Address Mask)271I2CxSTAT (I2Cx Status)269ICxCON (Input Capture x Control, x = 1, 2)220ICxCON (Input Capture x Control)220IEC0 (Interrupt Enable Control 0)141IEC1 (Interrupt Enable Control 1)143IEC2 (Interrupt Enable Control 2)144                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| I2CxMSK (I2Cx Slave Mode Address Mask)271I2CxSTAT (I2Cx Status)269ICxCON (Input Capture x Control, x = 1, 2)220ICxCON (Input Capture x Control)220IEC0 (Interrupt Enable Control 0)141IEC1 (Interrupt Enable Control 1)143IEC2 (Interrupt Enable Control 2)144IEC3 (Interrupt Enable Control 3)145                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 1)       143         IEC2 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136                                                                                                                                                                                                                                                                                                                                                             |
| $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 1)       143         IEC2 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 6)       139                                                                                                                                                         |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 1)       143         IEC2 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 5)       139         IFS7 (Interrupt Flag Status 7)       140                                                    |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 1)       143         IEC2 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 4)       137         IFS5 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 7)       140         INTCON1 (Interrupt Control 1)       129                                                     |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 1)       143         IEC2 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 7)       140         INTCON1 (Interrupt Control 1)       129         INTCON1 (Interrupt Control 7)               |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 1)       143         IEC2 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 4)       137         IFS5 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 7)       140         INTCON1 (Interrupt Control 1)       129         INTCON1 (Interrupt Control Register 1) </td |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 1)       143         IEC2 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 4)       137         IFS5 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 7)       140         INTCON1 (Interrupt Control 1)       129         INTCON1 (Interrupt Control Register 1)       129         INTCON2 (Interrupt Control Register 2)       131         INTREG (Interrupt Control Register 2)       131                                    |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 2)       144         IEC4 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 4)       137         IFS5 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 7)       140         INTCON1 (Interrupt Control 1)       129         INTCON1 (Interrupt Control Register 1)       129         INTCON2 (Interrupt Control Register 2)       131         INTREG Interrupt Control and Status)       175                                     |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 4)       137         IFS5 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 7)       140         INTCON1 (Interrupt Control 1)       129         INTCON1 (Interrupt Control Register 1)       129         INTCON2 (Interrupt Control Register 2)       131         INTREG Interrupt Control and Status)       175         INTREG Interrupt Control an    |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 2)       144         IEC4 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 4)       137         IFS5 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 7)       140         INTCON1 (Interrupt Control 1)       129         INTCON1 (Interrupt Control Register 1)       129         INTCON2 (Interrupt Control Register 2)       131         INTREG Interrupt Control and Status)       175                                     |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 4)       137         IFS5 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 7)       140         INTCON1 (Interrupt Control 1)       129         INTCON1 (Interrupt Control Register 1)       129         INTCON2 (Interrupt Control Register 2)       131         INTREG Interrupt Control and Status)       175         INTREG Interrupt Control an    |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 7)       140         INTCON1 (Interrupt Control 1)       129         INTCON1 (Interrupt Control Register 1)       129         INTCON2 (Interrupt Control Register 2)       131         INTTREG Interrupt Control and Status)       175         INTREG Interrupt Priority     |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 1)       143         IEC2 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Enable Control 7)       149         IFS1 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 2)       136         IFS4 (Interrupt Flag Status 3)       136         IFS6 (Interrupt Flag Status 4)       137         IFS5 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 7)       140         INTCON1 (Interrupt Control 1)       129         INTCON1 (Interrupt Control Register 1)       129         INTCON2 (Interrupt Control and Stat    |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Enable Control 7)       149         IFS1 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 3)       136         IFS4 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 7)       140         INTCON1 (Interrupt Control 1)       129         INTCON1 (Interrupt Control Register 1)       129         INTCON2 (Interrupt Control and Status)       175         INTREG Interrupt Control and Status)       175         INTREG Interrupt Prio    |
| I2CxMSK (I2Cx Slave Mode Address Mask)       271         I2CxSTAT (I2Cx Status)       269         ICxCON (Input Capture x Control, x = 1, 2)       220         ICxCON (Input Capture x Control)       220         IEC0 (Interrupt Enable Control 0)       141         IEC1 (Interrupt Enable Control 1)       143         IEC2 (Interrupt Enable Control 2)       144         IEC3 (Interrupt Enable Control 3)       145         IEC4 (Interrupt Enable Control 4)       146         IEC5 (Interrupt Enable Control 5)       147         IEC6 (Interrupt Enable Control 6)       148         IEC7 (Interrupt Enable Control 7)       149         IFS0 (Interrupt Enable Control 7)       149         IFS1 (Interrupt Flag Status 0)       132         IFS1 (Interrupt Flag Status 1)       134         IFS2 (Interrupt Flag Status 2)       135         IFS3 (Interrupt Flag Status 2)       136         IFS4 (Interrupt Flag Status 3)       136         IFS6 (Interrupt Flag Status 4)       137         IFS5 (Interrupt Flag Status 5)       138         IFS6 (Interrupt Flag Status 7)       140         INTCON1 (Interrupt Control 1)       129         INTCON1 (Interrupt Control Register 1)       129         INTCON2 (Interrupt Control and Stat    |

| IPC17 (Interrupt Priority Control 17) 164                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| IPC18 (Interrupt Priority Control 18) 165                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| IPC2 (Interrupt Priority Control 2) 152                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| IPC20 (Interrupt Priority Control 20) 166                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| IPC21 (Interrupt Priority Control 21) 167                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| IPC23 (Interrupt Priority Control 23) 168                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| IPC24 (Interrupt Priority Control 24) 169                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| IPC25 (Interrupt Priority Control 25) 170                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| IPC26 (Interrupt Priority Control 26) 171                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| IPC27 (Interrupt Priority Control 27) 172                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| IPC28 (Interrupt Priority Control 28) 173                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| IPC29 (Interrupt Priority Control 29)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| IPC3 (Interrupt Priority Control 3)153                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IPC4 (Interrupt Priority Control 4)154                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IPC5 (Interrupt Priority Control 5) 155                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| IPC6 (Interrupt Priority Control 6)156                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IPC7 (Interrupt Priority Control 7)157                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IPC8 (Interrupt Priority Control 8)158                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IPC9 (Interrupt Priority Control 9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| LEBCONx (Leading-Edge Blanking Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| LEBDLYx (Leading-Edge Blanking Delay)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| MDC (PWM Master Duty Cycle)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| NVMCON (Flash Memory Control) 111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| NVMKEY (Non-Volatile Memory Key) 112                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| NVMKEY (Nonvolatile Memory Key) 112                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OCxCON (Output Compare x Control, x = 1, 2) 223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| OSCCON (Oscillator Control) 192                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| OSCTUN (Oscillator Tuning) 195                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PDCx (PWM Generator Duty Cycle)239                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PHASEx (PWM Primary Phase Shift)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PLLFBD (PLL Feedback Divisor) 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PMD1 (Peripheral Module Disable Control 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PMD1 (Peripheral Module Disable Control 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PMD2 (Peripheral Module Disable Control 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PMD3 (Peripheral Module Disable Control 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PMD4 (Peripheral Module Disable Control 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PMD6 (Peripheral Module Disable Control 6)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PMD7 (Peripheral Module Disable Control 7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PTCON (PWM Time Base Control)229                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PTCON (PWM Time Base Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PTCON2 (PWM Clock Divider Select) 231                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| PTCON2 (PWM Clock Divider Select)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIxCON (QEIx Control, x = 1 or 2)256                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIxCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIxCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIxCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIxCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241                                                                                                                                                                                                                                                                                                                                                                                           |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241                                                                                                                                                                                                                                                                                                                                                                                           |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261                                                                                                                                                                                                                                                                                                                                                               |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxCON2 (SPIx Control 2)263                                                                                                                                                                                                                                                                                                                                   |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)236QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxCON2 (SPIx Control 2)263SPIxSTAT (SPIx Status and Control)260                                                                                                                                                                                                                                                                                              |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)236QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxCON2 (SPIx Control 2)263SPIxSTAT (SPIx Status and Control)260SR (CPU STATUS)128                                                                                                                                                                                                                                                                            |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)236QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxSTAT (SPIx Status and Control)260SR (CPU STATUS)128SR (CPU Status)36                                                                                                                                                                                                                                                                                       |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)236QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxSTAT (SPIx Status and Control)260SR (CPU STATUS)128SR (CPU Status)36                                                                                                                                                                                                                                                                                       |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxSTAT (SPIx Status and Control)260SR (CPU STATUS)128SR (CPU Status)36SSEVTCMP (PWM Secondary Special Event Compare)36                                                                                                                                                                                                                                       |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxSTAT (SPIx Status and Control)260SR (CPU STATUS)128SR (CPU Status)36SSEVTCMP (PWM Secondary Special Event Compare)235                                                                                                                                                                                                                                      |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxSTAT (SPIx Status and Control)260SR (CPU STATUS)128SR (CPU Status)36SSEVTCMP (PWM Secondary Special Event Compare)36                                                                                                                                                                                                                                       |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxSTAT (SPIx Status and Control)260SR (CPU STATUS)128SR (CPU Status)36SSEVTCMP (PWM Secondary Special Event Compare)235                                                                                                                                                                                                                                      |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxSTAT (SPIx Status and Control)260SR (CPU STATUS)128SR (CPU Status)36SSEVTCMP (PWM Secondary Special Event Compare)235STCON (PWM Secondary Master Time Base Control)233233                                                                                                                                                                                  |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)236QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxSTAT (SPIx Status and Control)260SR (CPU STATUS)128SR (CPU Status)36SSEVTCMP (PWM Secondary Master Time Base Control)235STCON (PWM Secondary Clock Divider Select)234                                                                                                                                                                                      |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxCON2 (SPIx Control 2)263SPIxSTAT (SPIx Status and Control)260SR (CPU STATUS)128SR (CPU Status)36SSEVTCMP (PWM Secondary Special Event Compare)235STCON (PWM Secondary Master Time Base Control)233STCON2 (PWM Secondary Clock Divider Select)234                                                                                                                                   |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxCON2 (SPIx Control 2)263SPIxSTAT (SPIx Status and Control)128SR (CPU STATUS)128SR (CPU Status)36SEVTCMP (PWM Secondary Master Time Base Control)233STCON2 (PWM Secondary Clock Divider Select)234STPER (Secondary Master Time Base Period)234STRIGx (PWM Secondary Trigger Compare Value)249                                                               |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxCON2 (SPIx Control 2)263SPIxSTAT (SPIx Status and Control)128SR (CPU STATUS)128SR (CPU Status)36SEVTCMP (PWM Secondary Master Time Base Control)233STCON2 (PWM Secondary Clock Divider Select)234STPER (Secondary Master Time Base Period)234STRIGx (PWM Secondary Trigger Compare Value)249                                                               |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)236QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxCON2 (SPIx Control 2)263SPIxSTAT (SPIx Status and Control)260SR (CPU STATUS)128SR (CPU Status)36SSEVTCMP (PWM Secondary Special Event Compare)235STCON2 (PWM Secondary Master Time Base Control)233STCON2 (PWM Secondary Clock Divider Select)234STPER (Secondary Master Time Base Period)234STRIGx (PWM Secondary Trigger Compare Value) 249212 |
| PTCON2 (PWM Clock Divider Select)231PTPER (Primary Master Time Base Period)231PWMCAPx (Primary PWM Time Base Capture)253PWMCONx (PWM Control)237QEICON (QEI Control)256QEIXCON (QEIx Control, x = 1 or 2)256RCON (Reset Control)116REFOCON (Reference Oscillator Control)197SDCx (PWM Secondary Duty Cycle)239SEVTCMP235SEVTCMP (Special Event Compare)232SPHASEx (PWM Secondary Phase Shift)241SPIxCON1 (SPIx Control 1)261SPIxCON2 (SPIx Control 2)263SPIxSTAT (SPIx Status and Control)128SR (CPU STATUS)128SR (CPU Status)36SEVTCMP (PWM Secondary Master Time Base Control)233STCON2 (PWM Secondary Clock Divider Select)234STPER (Secondary Master Time Base Period)234STRIGx (PWM Secondary Trigger Compare Value)249                                                               |

| TRIGx (PWM Primary Trigger Compare Value)          | 246      |
|----------------------------------------------------|----------|
| TxCON (Timer Control, x = 2)                       | 216      |
| TyCON (Timer Control, y = 3)                       | 217      |
| UxMODE (UARTx Mode)                                |          |
| UxSTA (UARTx Status and Control)                   |          |
| Reset                                              |          |
| Illegal Opcode                                     | 115, 120 |
| Trap Conflict                                      | 120      |
| Uninitialized W Register                           | 115, 120 |
| Reset Sequence                                     | 123      |
| Resets                                             | 115      |
| Resources Required for Digital PFC                 | 27, 30   |
| Resources Required for Digital Phase-Shift ZVT Cor | verter32 |
|                                                    |          |

#### S

| Serial Peripheral Interface (SPI)        | 259        |
|------------------------------------------|------------|
| Software RESET Instruction (SWR)         | 120        |
| Software Simulator (MPLAB SIM)           | 359        |
| Software Stack Pointer, Frame Pointer    |            |
| CALL Stack Frame                         | 99         |
| Special Event Compare Register (SEVTCMP) | . 232, 235 |
| Special Features of the CPU              | 341        |
| Symbols Used in Opcode Descriptions      |            |
|                                          |            |

### Т

Temperature and Voltage Specifications

| AC                                               | 374 |
|--------------------------------------------------|-----|
| Timer1                                           | 211 |
| Timer2/3                                         | 213 |
| Timing Diagrams                                  |     |
| Analog-to-Digital Conversion per Input           | 403 |
| Brown-out Situations                             | 119 |
| CAN I/O                                          | 408 |
| External Clock                                   | 375 |
| High-Speed PWM                                   | 385 |
| High-Speed PWM Fault                             | 385 |
| I/O                                              | 378 |
| I2Cx Bus Data (Master Mode)                      | 398 |
| I2Cx Bus Data (Slave Mode)                       |     |
| I2Cx Bus Start/Stop Bits (Master Mode)           |     |
| I2Cx Bus Start/Stop Bits (Slave Mode)            | 400 |
| Input Capture (CAPx)                             | 383 |
| OC/PWM                                           | 384 |
| Output Compare (OCx)                             | 383 |
| QEA/QEB Input                                    |     |
| QEI Module Index Pulse                           |     |
| Reset, Watchdog Timer, Oscillator Start-up Timer | and |
| Power-up Timer                                   | 379 |
| Timer1, 2, 3 External Clock                      | 381 |
| TimerQ (QEI Module) External Clock               | 407 |
| Timing Requirements                              |     |
| External Clock 375,                              |     |
| I/O                                              | 378 |
| Input Capture                                    | 383 |
| Timing Specifications                            |     |
| 10-bit Analog-to-Digital Conversion Requirements |     |
| CAN I/O Requirements                             |     |
| High-Speed PWM Requirements                      |     |
| I2Cx Bus Data Requirements (Master Mode)         |     |
| I2Cx Bus Data Requirements (Slave Mode)          | 401 |
| Output Compare Requirements                      | 383 |
| PLL Clock                                        |     |
| QEI External Clock Requirements                  | 407 |
| QEI Index Pulse Requirements                     |     |
| Quadrature Decoder Requirements                  | 406 |

| Reset, Watchdog Timer, Oscillator Start-up Tir | ner, |
|------------------------------------------------|------|
| Power-up Timer and Brown-out Reset Requ        | ire- |
| ments                                          | 380  |
| Simple OC/PWM Mode Requirements                | 416  |
| Timer1 External Clock Requirements             | 414  |
| Timer2 External Clock Requirements             | 415  |
| Timer3 External Clock Requirements             | 415  |

# U

| Universal Asynchronous Receiver Transmitter (UART) | 273 |
|----------------------------------------------------|-----|
| Using the RCON Status Bits                         | 121 |

# V

| Voltage Regulator (On-Chip)    |            |
|--------------------------------|------------|
| W                              |            |
| Watchdog Time-out Reset (WDTO) | 120        |
| Watchdog Timer (WDT)           |            |
| 5                              | . 341, 345 |

# THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

# **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

#### **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| TO:<br>RE: | Technical Publications Manager<br>Reader Response                                      | Total Pages Sent                  |  |  |  |
|------------|----------------------------------------------------------------------------------------|-----------------------------------|--|--|--|
|            |                                                                                        |                                   |  |  |  |
| 11011      | Company                                                                                |                                   |  |  |  |
|            | Address                                                                                |                                   |  |  |  |
|            | City / State / ZIP / Country                                                           |                                   |  |  |  |
|            | Telephone: ()                                                                          | FAX: ()                           |  |  |  |
| Appli      | cation (optional):                                                                     |                                   |  |  |  |
| Woul       | d you like a reply?YN                                                                  |                                   |  |  |  |
| Devic      | ce: dsPIC33FJ32GS406/606/608/610 and<br>dsPIC33FJ64GS406/606/608/610                   | Literature Number: DS70591D       |  |  |  |
| Ques       | tions:                                                                                 |                                   |  |  |  |
| 1. V       | Vhat are the best features of this document?                                           |                                   |  |  |  |
| _          |                                                                                        |                                   |  |  |  |
| 2. H       | low does this document meet your hardware and software                                 | development needs?                |  |  |  |
| _          |                                                                                        |                                   |  |  |  |
|            | . Do you find the organization of this document easy to follow? If not, why?           |                                   |  |  |  |
| 0. D       | 5. Do you find the organization of this document easy to follow? If not, why?          |                                   |  |  |  |
|            |                                                                                        |                                   |  |  |  |
| 4. V       | . What additions to the document do you think would enhance the structure and subject? |                                   |  |  |  |
| _          |                                                                                        |                                   |  |  |  |
| 5. V       | Vhat deletions from the document could be made without a                               | iffecting the overall usefulness? |  |  |  |
| _          |                                                                                        |                                   |  |  |  |
| -<br>6   6 | s there any incorrect or misleading information (what and y                            | vhere)?                           |  |  |  |
| 0. 18      | . Is there any incorrect or misleading information (what and where)?                   |                                   |  |  |  |
| _          |                                                                                        |                                   |  |  |  |
| 7. H       | How would you improve this document?                                                   |                                   |  |  |  |
|            |                                                                                        |                                   |  |  |  |
| -          |                                                                                        |                                   |  |  |  |

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| Tape and Reel Fl<br>Speed<br>Temperature Rai | amily -<br>y Size  <br>lag (if a<br>nge | (KB)        |                                                             | Examples:<br>a) dsPIC33FJ32GS406-50I/PT:<br>SMPS dsPIC33, 32 KB program<br>memory, 64-pin, 50 MIPS,<br>Industrial temp., TQFP package. |
|----------------------------------------------|-----------------------------------------|-------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Architecture:                                | 33                                      | =           | 16-bit Digital Signal Controller                            |                                                                                                                                        |
| Flash Memory<br>Family:                      | FJ                                      | =           | Flash program memory, 3.3V                                  |                                                                                                                                        |
| Product Group:                               | GS4<br>GS6                              | =           |                                                             |                                                                                                                                        |
| Pin Count:                                   | 06<br>08<br>10                          | =<br>=<br>= |                                                             |                                                                                                                                        |
| Speed:                                       | 50                                      | =           | 50 MIPS<br>40 MIPS (Marking intentionally absent)           |                                                                                                                                        |
| Temperature Range:                           | I<br>E                                  | =           | -40° C to+85° C (Industrial)<br>-40° C to+125° C (Extended) |                                                                                                                                        |
| Package:                                     | PT<br>PT<br>PF<br>MR                    | =           | Plastic Thin Quad Flatpack - 12x12x1 mm body (TQFP)         |                                                                                                                                        |

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2009

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2009-2012, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



#### ISBN: 978-1-61341-976-2

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.



# **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hangzhou Tel: 86-571-2819-3187

Fax: 86-571-2819-3189 China - Hong Kong SAR Tel: 852-2401-1200

Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Osaka** Tel: 81-66-152-7160 Fax: 81-66-152-9310

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-330-9305

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820