# **LPC662** Low Power CMOS Dual Operational Amplifier

## **General Description**

The LPC662 CMOS Dual operational amplifier is ideal for operation from a single supply. It features a wide range of operating voltage from +5V to +15V, rail-to-rail output swing in addition to an input common-mode range that includes around. Performance limitations that have plagued CMOS amplifiers in the past are not a problem with this design. Input  $V_{OS}$ , drift, and broadband noise as well as voltage gain (into 100 k $\Omega$  and 5 k $\Omega$ ) are all equal to or better than widely accepted bipolar equivalents, while the power supply requirement is typically less than 0.5 mW.

This chip is built with National's advanced Double-Poly Silicon-Gate CMOS process.

See the LPC660 datasheet for a Quad CMOS operational amplifier and LPC661 for a single CMOS operational amplifier with these same features.

## Applications

- High-impedance buffer
- Precision current-to-voltage converter

- Long-term integrator
- High-impedance preamplifier
- Active filter
- Sample-and-Hold circuit
- Peak detector

#### Features

- Rail-to-rail output swing
- Micropower operation (<0.5 mW)</li>
- Specified for 100 kΩ and 5 kΩ loads
- High voltage gain 120 dB Low input offset voltage 3 mV 1.3 µV/°C Low offset voltage drift 2 fA Ultra low input bias current Input common-mode includes GND
- Operating range from +5V to +15V
- 0.01% at 1 kHz Low distortion
  - Slew rate
- Full military temperature range available

# **Application Circuit**

#### Howland Current Pump



0.11 V/µs

August 2000

## Absolute Maximum Ratings (Note 3)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Differential Input Voltage<br>Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) | ±Supply Voltage<br>16V |
|---------------------------------------------------------------------------------|------------------------|
| Output Short Circuit to V <sup>+</sup>                                          | (Note 11)              |
| Output Short Circuit to V <sup>-</sup>                                          | (Note 1)               |
| Lead Temperature                                                                |                        |
| (Soldering, 10 sec.)                                                            | 260°C                  |
| Storage Temp. Range                                                             | –65°C to +150°C        |
| Junction Temperature                                                            | 150°C                  |
| ESD Rating                                                                      |                        |
| $(C = 100 \text{ pF}, \text{ R} = 1.5 \text{ k}\Omega)$                         | 1000V                  |
| Power Dissipation                                                               | (Note 2)               |
| Current at Input Pin                                                            | ±5 mA                  |
| Current at Output Pin                                                           | ±18 mA                 |

Current at Power Supply Pin35 mAVoltage at Input/Output Pin $(V^+) + 0.3V, (V^-) - 0.3V$ 

## **Operating Ratings** (Note 3)

| Temperature Range                            |                                            |
|----------------------------------------------|--------------------------------------------|
| LPC662AMJ/883                                | $-55^{\circ}C \le T_{J} \le +125^{\circ}C$ |
| LPC662AM                                     | $-55^{\circ}C \le T_{J} \le +125^{\circ}C$ |
| LPC662AI                                     | $-40^{\circ}C \le T_{J} \le +85^{\circ}C$  |
| LPC662I                                      | $-40^{\circ}C \le T_{J} \le +85^{\circ}C$  |
| Supply Range                                 | 4.75V to 15.5V                             |
| Power Dissipation                            | (Note 9)                                   |
| Thermal Resistance $(\theta_{JA})$ (Note 10) |                                            |
| 8-Pin Ceramic DIP                            | 100°C/W                                    |
| 8-Pin Molded DIP                             | 101°C/W                                    |
| 8-Pin SO                                     | 165°C/W                                    |
| 8-Pin Side Brazed Ceramic DIP                | 100°C/W                                    |

## **DC Electrical Characteristics**

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ . **Boldface** limits apply at the temperature extremes. V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = 1.5V, V<sub>O</sub> = 2.5V and R<sub>L</sub> > 1M unless otherwise specified.

|                       |                                                |                      | LPC662AM             | LPC662AI             | LPC662I              |        |
|-----------------------|------------------------------------------------|----------------------|----------------------|----------------------|----------------------|--------|
| Parameter             | Conditions                                     | Тур                  | LPC662AMJ/883        | Limit                | Limit                | Units  |
|                       |                                                |                      | Limit                | (Note 4)             | (Note 4)             |        |
|                       |                                                |                      | (Notes 4, 8)         |                      |                      |        |
| Input Offset Voltage  |                                                | 1                    | 3                    | 3                    | 6                    | mV     |
|                       |                                                |                      | 3.5                  | 3.3                  | 6.3                  | max    |
| Input Offset Voltage  |                                                | 1.3                  |                      |                      |                      | µV/°C  |
| Average Drift         |                                                |                      |                      |                      |                      |        |
| Input Bias Current    |                                                | 0.002                | 20                   |                      |                      | pА     |
|                       |                                                |                      | 100                  | 4                    | 4                    | max    |
| Input Offset Current  |                                                | 0.001                | 20                   |                      |                      | pА     |
|                       |                                                |                      | 100                  | 2                    | 2                    | max    |
| Input Resistance      |                                                | >1                   |                      |                      |                      | Tera Ω |
| Common Mode           | $0V \le V_{CM} \le 12.0V$                      | 83                   | 70                   | 70                   | 63                   | dB     |
| Rejection Ratio       | V <sup>+</sup> = 15V                           |                      | 68                   | 68                   | 61                   | min    |
| Positive Power Supply | $5V \le V^+ \le 15V$                           | 83                   | 70                   | 70                   | 63                   | dB     |
| Rejection Ratio       | $V_{\rm O} = 2.5 V$                            |                      | 68                   | 68                   | 61                   | min    |
| Negative Power Supply | $0V \le V^- \le -10V$                          | 94                   | 84                   | 84                   | 74                   | dB     |
| Rejection Ratio       |                                                |                      | 82                   | 83                   | 73                   | min    |
| Input Common-Mode     | V <sup>+</sup> = 5V and 15V                    | -0.4                 | -0.1                 | -0.1                 | -0.1                 | V      |
| Voltage Range         | For CMRR ≥ 50 dB                               |                      | 0                    | 0                    | 0                    | max    |
|                       |                                                | V <sup>+</sup> – 1.9 | V <sup>+</sup> – 2.3 | V <sup>+</sup> – 2.3 | V <sup>+</sup> – 2.3 | V      |
|                       |                                                |                      | V+ – 2.6             | V+ – 2.5             | V+ – 2.5             | min    |
| Large Signal          | $R_{L} = 100 \text{ k}\Omega \text{ (Note 5)}$ | 1000                 | 400                  | 400                  | 300                  | V/mV   |
| Voltage Gain          | Sourcing                                       |                      | 250                  | 300                  | 200                  | min    |
|                       | Sinking                                        | 500                  | 180                  | 180                  | 90                   | V/mV   |
|                       |                                                |                      | 70                   | 120                  | 70                   | min    |
|                       | $R_{L} = 5 k\Omega$ (Note 5)                   | 1000                 | 200                  | 200                  | 100                  | V/mV   |
|                       | Sourcing                                       |                      | 150                  | 160                  | 80                   | min    |
|                       | Sinking                                        | 250                  | 100                  | 100                  | 50                   | V/mV   |
|                       |                                                |                      | 35                   | 60                   | 40                   | min    |

# DC Electrical Characteristics (Continued)

|  |  |  |      | <br> |
|--|--|--|------|------|
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  | <br> |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |
|  |  |  |      |      |

## AC Electrical Characteristics

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ . **Boldface** limits apply at the temperature extremes. V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = 1.5V, V<sub>O</sub> = 2.5V and R<sub>L</sub> > 1M unless otherwise specified.

| Parameter                    | Conditions                                                                               | Тур    | LPC662AM<br>LPC662AMJ/883<br>Limit<br>(Notes 4, 8) | LPC662AI<br>Limit<br>(Note 4) | LPC662I<br>Limit<br>(Note 4) | Units  |
|------------------------------|------------------------------------------------------------------------------------------|--------|----------------------------------------------------|-------------------------------|------------------------------|--------|
| Slew Rate                    | (Note 6)                                                                                 | 0.11   | 0.07                                               | 0.07                          | 0.05                         | V/µs   |
|                              |                                                                                          |        | 0.04                                               | 0.05                          | 0.03                         | min    |
| Gain-Bandwidth Product       |                                                                                          | 0.35   |                                                    |                               |                              | MHz    |
| Phase Margin                 |                                                                                          | 50     |                                                    |                               |                              | Deg    |
| Gain Margin                  |                                                                                          | 17     |                                                    |                               |                              | dB     |
| Amp-to-Amp Isolation         | (Note 7)                                                                                 | 130    |                                                    |                               |                              | dB     |
| Input Referred Voltage Noise | F = 1 kHz                                                                                | 42     |                                                    |                               |                              | nV/√Hz |
| Input Referred Current Noise | F = 1 kHz                                                                                | 0.0002 |                                                    |                               |                              | pA/√Hz |
| Total Harmonic Distortion    | $F = 1 \text{ kHz}, A_V = -10, V^+ = 15V$<br>$R_L = 100 \text{ k}\Omega, V_O = 8 V_{PP}$ | 0.01   |                                                    |                               |                              | %      |

**Note 1:** Applies to both single supply and split supply operation. Continuous short circuit operation at elevated ambient temperature and/or multiple Op Amp shorts can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30 mA over long term may adversely affect reliability. **Note 2:** The maximum power dissipation is a function of  $T_{J(max)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation of any ambient temperature is  $P_D = (T_{J(max)} - T_A)/\theta_{JA}$ .

Note 3: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed.

Note 4: Limits are guaranteed by testing or correlation.

Note 5: V<sup>+</sup> = 15V, V<sub>CM</sub> = 7.5V and R<sub>L</sub> connected to 7.5V. For Sourcing tests, 7.5V  $\leq$  V<sub>0</sub>  $\leq$  11.5V. For Sinking tests, 2.5V  $\leq$  V<sub>0</sub>  $\leq$  7.5V.

Note 6: V<sup>+</sup> = 15V. Connected as Voltage Follower with 10V step input. Number specified is the slower of the positive and negative slew rates.

Note 7: Input referred. V<sup>+</sup> = 15V and R<sub>L</sub> = 100 k $\Omega$  connected to V<sup>+</sup>/2. Each amp excited in turn with 1 kHz to produce V<sub>O</sub> = 13 V<sub>PP</sub>.

Note 8: A military RETS electrical test specification is available on request. At the time of printing, the LPC662AMJ/883 RETS specification complied fully with the **boldface** limits in this column. The LPC662AMJ/883 may also be procured to a Standard Military Drawing specification.

Note 9: For operating at elevated temperatures the device must be derated based on the thermal resistance  $\theta_{JA}$  with  $P_D = (T_J - T_A)/\theta_{JA}$ .

Note 10: All numbers apply for packages soldered directly into a PC board.

Note 11: Do not connect output to  $V^+$  when  $V^+$  is greater than 13V or reliability may be adversely affected.

# Typical Performance Characteristics $V_s = \pm 7.5V$ , $T_A = 25^{\circ}C$ unless otherwise specified

# LPC662



100

100k

DS010548-33

# **Typical Performance Characteristics** $V_s = \pm 7.5V$ , $T_A = 25^{\circ}C$ unless otherwise specified (Continued)

# Crosstalk Rejection vs Frequency

**CMRR vs Temperature** 

CMRR (dB)

140

130

120

110

100 90

80

70

60 └── -75

-25

25

TEMPERATURE (°C)

75

125

DS010548-36



#### CMRR vs Frequency







Open-Loop Frequency Response



# Gain and Phase Responses vs Load Capacitance



# Typical Performance Characteristics $V_s = \pm 7.5 V$ , $T_A$

# **Typical Performance Characteristics** $V_s = \pm 7.5V$ , $T_A = 25^{\circ}C$ unless otherwise specified (Continued)

#### Inverting Large-Signal Pulse Response



#### Inverting Small-Signal Pulse Response



#### Power Supply Rejection Ratio vs Frequency







#### Stability vs Capacitive Load



## **Application Hints**

#### AMPLIFIER TOPOLOGY

The topology chosen for the LPC662 is unconventional (compared to general-purpose op amps) in that the traditional unity-gain buffer output stage is not used; instead, the output is taken directly from the output of the integrator, to allow rail-to-rail output swing. Since the buffer traditionally delivers the power to the load, while maintaining high op amp gain and stability, and must withstand shorts to either rail, these tasks now fall to the integrator.

As a result of these demands, the integrator is a compound affair with an embedded gain stage that is doubly fed forward (via  $C_f$  and  $C_{ff}$ ) by a dedicated unity-gain compensation driver. In addition, the output portion of the integrator is a push-pull configuration for delivering heavy loads. While sinking current the whole amplifier path consists of three gain stages with one stage fed forward, whereas while sourcing the path contains four gain stages with two fed forward.



FIGURE 1. LPC662 Circuit Topology (Each Amplifier)

The large signal voltage gain while sourcing is comparable to traditional bipolar op amps for load resistance of at least 5 k $\Omega$ . The gain while sinking is higher than most CMOS op amps, due to the additional gain stage; however, when driving load resistance of 5 k $\Omega$  or less, the gain will be reduced as indicated in the Electrical Characteristics. The op amp can drive load resistance as low as 500 $\Omega$  without instability.

#### COMPENSATING INPUT CAPACITANCE

Refer to the LMC660 or LMC662 datasheets to determine whether or not a feedback capacitor will be necessary for compensation and what the value of that capacitor would be.

#### CAPACITIVE LOAD TOLERANCE

Like many other op amps, the LPC662 may oscillate when its applied load appears capacitive. The threshold of oscillation varies both with load and circuit gain. The configuration most sensitive to oscillation is a unity-gain follower. See the Typical Performance Characteristics.

The load capacitance interacts with the op amp's output resistance to create an additional pole. If this pole frequency is sufficiently low, it will degrade the op amp's phase margin so that the amplifier is no longer stable at low gains. The addition of a small resistor ( $50\Omega$  to  $100\Omega$ ) in series with the op amp's output, and a capacitor (5 pF to 10 pF) from inverting input to output pins, returns the phase margin to a safe value without interfering with lower-frequency circuit operation. Thus, larger values of capacitance can be

tolerated without oscillation. Note that in all cases, the output will ring heavily when the load capacitance is near the threshold for oscillation.





Capacitive load driving capability is enhanced by using a pull up resistor to V<sup>+</sup> *Figure 3.* Typically a pull up resistor conducting 50  $\mu$ A or more will significantly improve capacitive load responses. The value of the pull up resistor must be determined based on the current sinking capability of the amplifier with respect to the desired output swing. Open loop gain of the amplifier can also be affected by the pull up resistor (see Electrical Characteristics).



FIGURE 3. Compensating for Large Capacitive Loads with A Pull Up Resistor

#### PRINTED-CIRCUIT-BOARD LAYOUT FOR HIGH-IMPEDANCE WORK

It is generally recognized that any circuit which must operate with less than 1000 pA of leakage current requires special layout of the PC board. When one wishes to take advantage of the ultra-low bias current of the LPC662, typically less than 0.04 pA, it is essential to have an excellent layout. Fortunately, the techniques for obtaining low leakages are quite simple. First, the user must not ignore the surface leakage of the PC board, even though it may sometimes appear acceptably low, because under conditions of high humidity or dust or contamination, the surface leakage will be appreciable.

To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the LPC662's inputs and the terminals of capacitors, diodes, conductors, resistors, relay terminals, etc. connected to the op-amp's inputs. See *Figure* 4. To have a significant effect, guard rings should be placed on both the top and bottom of the PC board. This PC foil must then be connected to a voltage which is at the same voltage as the amplifier inputs, since no leakage current can flow between two points at the same potential. For example, a PC board trace-to-pad resistance of 10<sup>12</sup> ohms, which is normally considered a very large resistance, could leak 5 pA if the trace were a 5V bus adjacent to the pad of an input.

### Application Hints (Continued)

This would cause a 100 times degradation from the LPC662's actual performance. However, if a guard ring is held within 5 mV of the inputs, then even a resistance of  $10^{11}$  ohms would cause only 0.05 pA of leakage current, or perhaps a minor (2:1) degradation of the amplifier's

performance. See *Figure 5a*, *Figure 5b*, *Figure 5c* for typical connections of guard rings for standard op-amp configurations. If both inputs are active and at high impedance, the guard can be tied to ground and still provide some protection; see *Figure 5d*.



## Application Hints (Continued)

board at all, but bend it up in the air and use only air as an insulator. Air is an excellent insulator. In this case you may have to forego some of the advantages of PC board construction, but the advantages are sometimes well worth the effort of using point-to-point up-in-the-air wiring. See *Figure 6*.



(Input pins are lifted out of PC board and soldered directly to components. All other pins connected to PC board.)

#### FIGURE 6. Air Wiring

#### **BIAS CURRENT TESTING**

The test method of *Figure 7* is appropriate for bench-testing bias current with reasonable accuracy. To understand its operation, first close switch S2 momentarily. When S2 is opened, then

$$I^- = \frac{dV_{OUT}}{dt} \times C2.$$



FIGURE 7. Simple Input Bias Current Test Circuit

A suitable capacitor for C2 would be a 5 pF or 10 pF silver mica, NPO ceramic, or air-dielectric. When determining the magnitude of  $I^-$ , the leakage of the capacitor and socket must be taken into account. Switch S2 should be left shorted most of the time, or else the dielectric absorption of the capacitor C2 could cause errors.

Similarly, if S1 is shorted momentarily (while leaving S2 shorted)

$$I^+ = \frac{dV_{OUT}}{dt} \times (C1 + C_x)$$

where  $C_x$  is the stray capacitance at the + input.

## Typical Single-Supply Applications $(V^+ = 5.0 V_{DC})$





**Note:** A 5V bias on the photodiode can cut its capacitance by a factor of 2 or 3, leading to improved response and lower noise. However, this bias on the photodiode will cause photodiode leakage (also known as its dark current).

Micropower Current Source



**Note:** (Upper limit of output range dictated by input common-mode range; lower limit dictated by minimum current requirement of LM385.)

# **Typical Single-Supply Applications** ( $V^{+} = 5.0 V_{DC}$ ) (Continued)









 $\begin{array}{ll} \text{If } \mathsf{R1} \ = \ \mathsf{R5}, \ \mathsf{R3} \ = \ \mathsf{R6} \ \text{and} \ \mathsf{R4} \ = \ \mathsf{R7}; \ \text{then} \\ \\ \frac{V_{OUT}}{V_{IN}} \ = \ \frac{\mathsf{R2} \ + \ 2\mathsf{R1}}{\mathsf{R2}} \times \frac{\mathsf{R4}}{\mathsf{R3}} \\ \\ \therefore \ \mathsf{A_V} \ \approx \ \text{100 for circuit shown.} \end{array}$ 

For good CMRR over temperature, low drift resistors should be used. Matching of R3 to R6 and R4 to R7 affects CMRR. Gain may be adjusted through R2. CMRR may be adjusted through R7.



## **Typical Single-Supply Applications** $(V^+ = 5.0 V_{DC})$ (Continued)



10 Hz High-Pass Filter (2 dB Dip) +5V R1 V<sub>OUT</sub> ≶ 1/2 LPC662 C1 C2 8.2M  $V_{IN}$ ╢ 0.015 μF 0.015 μF R2 ≩ 2.7M R3  $\sim$ 390k DS010548-14  $f_c = 10 \text{ Hz}$ d = 0.895

Gain = 1

High Gain Amplifier with Offset Voltage Reduction





Gain = -46.8

Output offset voltage reduced to the level of the input offset voltage of the bottom amplifier (typically 1 mV), referred to  $V_{\text{BIAS}}.$ 

# **Connection Diagram**





# **Ordering Information**

| Package       | Temperatu     | re Range    | NSC     | Transport     |  |
|---------------|---------------|-------------|---------|---------------|--|
|               | Military      | Industrial  | Drawing | Media         |  |
| 8-Pin         | LPC662AMD     |             | D08C    | Rail          |  |
| Side Brazed   |               |             |         |               |  |
| Ceramic DIP   |               |             |         |               |  |
| 8-Pin         |               | LPC662AIM   | M08A    | Rail          |  |
| Small Outline |               | or LPC662IM |         | Tape and Reel |  |
| 8-Pin         |               | LPC662AIN   | N08E    | Rail          |  |
| Molded DIP    |               | or LPC662IN |         |               |  |
| 8-Pin         | LPC662AMJ/883 |             | J08A    | Rail          |  |
| Ceramic DIP   |               |             |         |               |  |

LPC662



www.national.com

Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



### Notes

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

 Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.  A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com 
 National Semiconductor

 Europe
 Fax: +49 (0) 180-530 85 86

 Email:
 europe.support@nsc.com

 Deutsch Tel: +49 (0) 69 9508 6208
 English

 Tel: +44 (0) 870 24 0 2171
 Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.