# ANALOG 500 kSPS, 2-Channel, Software-Selectable, True Ringlar Input 12 Bit Dive Size ADO True Bipolar Input, 12-Bit Plus Sign ADC **AD7321** #### **FEATURES** 12-bit plus sign SAR ADC True bipolar input ranges Software-selectable input ranges ±10 V, ±5 V, ±2.5 V, 0 V to +10 V 500 kSPS throughput rate Two analog input channels with channel sequencer Single-ended, true differential, and pseudo differential analog input capability High analog input impedance Low power: 17 mW Full power signal bandwidth: 22 MHz Internal 2.5 V reference High speed serial interface **Power-down modes** 14-lead TSSOP package iCMOS<sup>™</sup> process technology #### **GENERAL DESCRIPTION** The AD73211 is a 2-channel, 12-bit plus sign successive approximation ADC designed on the iCMOS (industrial CMOS) process. iCMOS is a process combining high voltage silicon with submicron CMOS and complementary bipolar technologies. It enables the development of a wide range of high performance analog ICs capable of 33 V operation in a footprint that no previous generation of high voltage parts could achieve. Unlike analog ICs using conventional CMOS processes, iCMOS components can accept bipolar input signals while providing increased performance, dramatically reduced power consumption, and reduced package size. The AD7321 can accept true bipolar analog input signals. The AD7321 has four software-selectable input ranges, $\pm 10 \text{ V}$ , $\pm 5 \text{ V}$ , $\pm 2.5$ V, and 0 V to $\pm 10$ V. Each analog input channel can be independently programmed to one of the four input ranges. The analog input channels on the AD7321 can be programmed to be single-ended, true differential, or pseudo differential. The ADC contains a 2.5 V internal reference. The AD7321 also allows for external reference operation. If a 3 V reference is applied to the REFIN/OUT pin, the AD7321 can accept a true bipolar $\pm 12~V$ analog input. Minimum $\pm 12~V~V_{DD}$ and $V_{SS}$ supplies are required for the ±12 V input range. The ADC has a high speed serial interface that can operate at throughput rates up to 500 kSPS. Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. #### FUNCTIONAL BLOCK DIAGRAM #### **PRODUCT HIGHLIGHTS** - The AD7321 can accept true bipolar analog input signals, $\pm 10 \text{ V}$ , $\pm 5 \text{ V}$ , $\pm 2.5 \text{ V}$ , and 0 V to $\pm 10 \text{ V}$ unipolar signals. - The two analog inputs can be configured as two singleended inputs, one true differential input pair, or one pseudo differential input. - 500 kSPS serial interface. SPI®-/QSPI™-/DSP-/MICROWIRE™compatible interface. - Low power, 17 mW, at a maximum throughput rate of 500 kSPS. - Channel sequencer. **Table 1. Similar Devices** | Tuble 1. ollimar Devices | | | | | | | |--------------------------|--------------------|------------------|-----------------------|--|--|--| | Device<br>Number | Throughput<br>Rate | Number of bits | Number of<br>Channels | | | | | AD7329 | 1000 kSPS | 12-bit plus sign | 8 | | | | | AD7328 | 1000 kSPS | 12-bit plus sign | 8 | | | | | AD7327 | 500 kSPS | 12-bit plus sign | 8 | | | | | AD7324 | 1000 kSPS | 12-bit plus sign | 4 | | | | | AD7323 | 500 kSPS | 12-bit plus sign | 4 | | | | | AD7322 | 1000 kSPS | 12-bit plus sign | 2 | | | | <sup>&</sup>lt;sup>1</sup> Protected by U.S. Patent No. 6,731,232. ## **TABLE OF CONTENTS** | Features | Addressing Registers | 22 | |----------------------------------------------|----------------------------|----| | Functional Block Diagram | Control Register | 23 | | General Description | Range Register | 25 | | Product Highlights | Sequencer Operation | 26 | | Revision History | Reference | 27 | | Specifications | V <sub>DRIVE</sub> | 27 | | Timing Specifications | Modes of Operation | 28 | | Absolute Maximum Ratings 8 | Normal Mode | 28 | | ESD Caution | Full Shutdown Mode | 28 | | Pin Configuration and Function Descriptions9 | Auto Shutdown Mode | 29 | | Typical Performance Characteristics | Autostandby Mode | 29 | | Terminology14 | Power vs. Throughput Rate | 30 | | Theory of Operation | Serial Interface | 31 | | Circuit Information16 | Microprocessor Interfacing | 32 | | Converter Operation | AD7321 to ADSP-21xx | 32 | | Analog Input Structure17 | AD7321 to ADSP-BF53x | 32 | | Typical Connection Diagram19 | Application Hints | 33 | | Analog Input19 | Layout and Grounding | 33 | | Driver Amplifier Choice21 | Outline Dimensions | 34 | | Registers | Ordering Guide | 34 | ### **REVISION HISTORY** 1/06—Revision 0: Initial Version ## **SPECIFICATIONS** $V_{DD} = 12 \text{ V to } 16.5 \text{ V}, V_{SS} = -12 \text{ V to } -16.5 \text{ V}, V_{CC} = 2.7 \text{ V to } 5.25 \text{ V}, V_{DRIVE} = 2.7 \text{ V to } 5.25 \text{ V}, V_{REF} = 2.5 \text{ V to } 3.0 \text{ V internal/external, } f_{SCLK} = 10 \text{ MHz, } f_S = 500 \text{ kSPS, } T_A = T_{MAX} \text{ to } T_{MIN}, \text{ unless otherwise noted.}$ Table 2. | | | B Versio | n | | | |--------------------------------------------------------|------|-----------------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter <sup>1</sup> | Min | Тур | Max | Unit | Test Conditions/Comments | | DYNAMIC PERFORMANCE | | | | | F <sub>IN</sub> = 50 kHz sine wave | | Signal-to-Noise Ratio (SNR) <sup>2</sup> | 76 | | | dB | Differential mode, $V_{CC} = 4.75 \text{ V}$ to $5.25 \text{ V}$ | | | 75.5 | | | dB | Differential mode, V <sub>CC</sub> < 4.75 V | | | 72.5 | | | dB | Single-ended/pseudo differential mode; $\pm 10 \text{ V}$ , $\pm 2.5 \text{ V}$ and $\pm 5 \text{ V}$ ranges, $V_{CC} = 4.75 \text{ V}$ to $5.25 \text{ V}$ | | | 72 | | | dB | Single-ended/pseudo differential mode; $0 \text{ V}$ to $10 \text{ V}$<br>$V_{CC} = 4.75 \text{ V}$ to $5.25 \text{ V}$ and all ranges at $V_{CC} < 4.75 \text{ V}$ | | Signal-to-Noise + Distortion (SINAD) <sup>2</sup> | 75 | | | dB | Differential mode; ±2.5 V and ±5 V ranges | | | 74 | | | | Differential mode; 0 V to 10 V | | | | 76 | | dB | Differential mode; ±10 V range | | | 72 | | | dB | Single-ended/pseudo differential mode; ±2.5 V and ±5 V ranges | | | | 72.5 | | dB | Single-ended/pseudo differential mode; 0 V to +10 V and ±10 V ranges | | Total Harmonic Distortion (THD) <sup>2</sup> | | | -80 | dB | Differential mode; ±2.5 V and ±5 V ranges | | | | | <b>–79</b> | dB | Differential mode; 0 V to 10 V ranges | | | | -82 | | dB | Differential mode; ±10 V range | | | | | <b>–77</b> | dB | Single-ended/pseudo differential mode; ±5 V range | | | | | <b>-79</b> | dB | Single-ended/pseudo differential mode; ±2.5 V range | | | | -80 | | dB | Single-ended/pseudo differential mode; 0 V to +10 V and ±10 V ranges | | Peak Harmonic or Spurious<br>Noise (SFDR) <sup>2</sup> | | | -81 | dB | Differential mode; ±2.5 V and ±5 V ranges | | | | | -80 | dB | Differential mode; 0 V to 10 V ranges | | | | -82 | | dB | Differential mode; ±10 V ranges | | | | | -78 | dB | Single-ended/pseudo differential mode; ±5 V range | | | | | -80 | | Single-ended/pseudo differential mode; ±2.5 V range | | | | -79 | | dB | Single-ended/pseudo differential mode; 0 V to +10 V and ±10 V ranges | | Intermodulation Distortion (IMD) <sup>2</sup> | | | | | fa = 50 kHz, fb = 30 kHz | | Second-Order Terms | | -88 | | dB | | | Third-Order Terms | | -90 | | dB | | | Aperture Delay <sup>3</sup> | | 7 | | ns | | | Aperture Jitter <sup>3</sup> | | 50 | | ps | | | Common-Mode Rejection (CMRR) <sup>2</sup> | | <del>-</del> 79 | | dB | Up to 100 kHz ripple frequency; see Figure 17 | | Channel-to-Channel Isolation <sup>2</sup> | | -72 | | dB | F <sub>IN</sub> on unselected channels up to 100 kHz; see Figure 14 | | Full Power Bandwidth | | 22 | | MHz | At 3 dB | | | | 5 | | MHz | At 0.1 dB | | | | B Version | | | | |------------------------------------------------|----------------------------------|-----------|-----------|------|-----------------------------------------------------------------------------------------------------------| | Parameter <sup>1</sup> | Min | Тур | Max | Unit | Test Conditions/Comments | | DC ACCURACY⁴ | | | | | | | Resolution | 13 | | | Bits | | | No Missing Codes | 12-bit | | | Bits | Differential mode | | | plus sign<br>11-bit<br>plus sign | | | Bits | Single-ended/pseudo differential mode | | Integral Nonlinearity <sup>2</sup> | | | ±1.1 | LSB | Differential mode; $V_{CC} = 3 \text{ V}$ to 5.25 V, typ for $V_{CC} = 2.7 \text{ V}$ | | | | | ±1 | LSB | Single-ended/pseudo differential mode, $V_{CC} = 3 \text{ V}$ to 5.25 V, typ for $V_{CC} = 2.7 \text{ V}$ | | | | -0.7/+1.2 | | LSB | Single-ended/pseudo differential mode (LSB = FSR/8192) | | Differential Nonlinearity <sup>2</sup> | | | -0.9/+1.2 | LSB | Differential mode; guaranteed no missing codes to 13 bits | | | | | ±0.9 | LSB | Single-ended mode; guaranteed no missing codes to 12 bits | | | | -0.7/+1 | | LSB | Single-ended/psuedo differential mode (LSB = FSR/8192) | | Offset Error <sup>2, 5</sup> | | | -4/+9 | LSB | Single-ended/pseudo differential mode | | | | | -7/+10 | LSB | Differential mode | | Offset Error Match <sup>2, 5</sup> | | | ±0.6 | LSB | Single-ended/pseudo differential mode | | | | | ±0.5 | LSB | Differential mode | | Gain Error <sup>2, 5</sup> | | | ±8 | LSB | Single-ended/pseudo differential mode | | | | | ±14 | LSB | Differential mode | | Gain Error Match <sup>2, 5</sup> | | | ±0.5 | LSB | Single-ended/pseudo differential mode | | | | | ±0.5 | LSB | Differential mode | | Positive Full-Scale Error <sup>2, 6</sup> | | | ±4 | LSB | Single-ended/pseudo differential mode | | | | | ±7 | LSB | Differential mode | | Positive Full-Scale Error Match <sup>2,6</sup> | | | ±0.5 | LSB | Single-ended/pseudo differential mode | | | | | ±0.5 | LSB | Differential mode | | Bipolar Zero Error <sup>2,6</sup> | | | ±8.5 | LSB | Single-ended/pseudo differential mode | | | | | ±7.5 | LSB | Differential mode | | Bipolar Zero Error Match <sup>2, 6</sup> | | | ±0.5 | LSB | Single-ended/pseudo differential mode | | | | | ±0.5 | LSB | Differential mode | | Negative Full-Scale Error <sup>2, 6</sup> | | | ±4 | LSB | Single-ended/pseudo differential mode | | | | | ±6 | LSB | Differential mode | | Negative Full-Scale Error Match <sup>2,6</sup> | | | ±0.5 | LSB | Single-ended/pseudo differential mode | | | | | ±0.5 | LSB | Differential mode | | | | B Version | ) | | | |------------------------------------------------------------------|----------------------------|--------------|--------|--------|---------------------------------------------------------------------------------------------------------------| | Parameter <sup>1</sup> | Min | Тур | Max | Unit | Test Conditions/Comments | | ANALOG INPUT | | | | | | | Input Voltage Ranges | | | | | Reference = 2.5 V; see Table 6 | | (Programmed via Range<br>Register) | | ±10 | | V | $V_{DD} = 10 \text{ V min}, V_{SS} = -10 \text{ V min}, V_{CC} = 2.7 \text{ V to } 5.25 \text{ V}$ | | | | ±5 | | V | $V_{DD} = 5 \text{ V min}, V_{SS} = -5 \text{ V min}, V_{CC} = 2.7 \text{ V to } 5.25 \text{ V}$ | | | | ±2.5 | | V | $V_{DD} = 5 \text{ V min}, V_{SS} = -5 \text{ V min}, V_{CC} = 2.7 \text{ V to } 5.25 \text{ V}$ | | | | 0 to 10 | | V | $V_{DD} = 10 \text{ V min}, V_{SS} = AGND \text{ min}, V_{CC} = 2.7 \text{ V to } 5.25 \text{ V}$ | | Pseudo Differential V <sub>IN</sub> (−)<br>Input Range | | | | | $V_{DD} = 16.5 \text{ V}$ , $V_{SS} = -16.5 \text{ V}$ , $V_{CC} = 5 \text{ V}$ ; see Figure 40 and Figure 41 | | | | ±3.5 | | V | Reference = $2.5 \text{ V}$ ; range = $\pm 10 \text{ V}$ | | | | ±6 | | V | Reference = 2.5 V; range = ±5 V | | | | ±5 | | V | Reference = $2.5 \text{ V}$ ; range = $\pm 2.5 \text{ V}$ | | | | +3/-5 | | V | Reference = 2.5 V; range = 0 V to +10 V | | DC Leakage Current | | | ±80 | nA | $V_{IN} = V_{DD}$ or $V_{SS}$ | | 3 | | 3 | | nA | Per input channel, $V_{IN} = V_{DD}$ or $V_{SS}$ | | Input Capacitance <sup>3</sup> | | 13.5 | | pF | When in track, ±10 V range | | | | 16.5 | | pF | When in track, ±5 V and 0 V to +10 V ranges | | | | 21.5 | | pF | When in track, ±2.5 V range | | | | 3 | | pF | When in hold, all ranges | | REFERENCE INPUT/OUTPUT | | | | | | | Input Voltage Range | 2.5 | | 3 | V | | | Input DC Leakage Current | | | ±1 | μΑ | | | Input Capacitance | | 10 | | pF | | | Reference Output Voltage | | 2.5 | | V | | | Reference Output Voltage Error<br>@ 25°C | | | ±5 | mV | | | Reference Output Voltage<br>T <sub>MIN</sub> to T <sub>MAX</sub> | | | ±10 | mV | | | Reference Temperature<br>Coefficient | | | 25 | ppm/°C | | | | | 3 | | ppm/°C | | | Reference Output Impedance | | 7 | | Ω | | | LOGIC INPUTS | | | | | | | Input High Voltage, V <sub>INH</sub> | 2.4 | | | V | | | Input Low Voltage, VINL | | | 0.8 | V | $V_{CC} = 4.75 \text{ V to } 5.25 \text{ V}$ | | | | | 0.4 | V | $V_{CC} = 2.7 \text{ to } 3.6 \text{ V}$ | | Input Current, I <sub>IN</sub> | | | ±1 | μΑ | $V_{IN} = 0 \text{ V or } V_{DRIVE}$ | | Input Capacitance, C <sub>IN</sub> <sup>3</sup> | | 10 | | pF | | | LOGIC OUTPUTS | | | | | | | Output High Voltage, V <sub>ОН</sub> | V <sub>DRIVE</sub> – 0.2 V | | | V | $I_{SOURCE} = 200 \mu\text{A}$ | | Output Low Voltage, Vol | | | 0.4 | V | I <sub>SINK</sub> = 200 μA | | Floating-State Leakage Current | | | ±1 | μΑ | | | Floating-State Output<br>Capacitance <sup>3</sup> | | 5 | | pF | | | Output Coding | Stra | ight natural | binary | | Coding bit set to 1 in control register | | | Tv | wos compler | ment | | Coding bit set to 0 in control register | | CONVERSION RATE | | | | | | | Conversion Time | | | 1.6 | μs | 16 SCLK cycles with SCLK = 10 MHz | | Track-and-Hold Acquisition<br>Time <sup>2, 3</sup> | | | 305 | ns | Full-scale step input; see the Terminology section | | Throughput Rate | 1 | | 500 | kSPS | See the Serial Interface section | | | | B Versio | n | | | |----------------------------------------|-----|----------|-------|------|------------------------------------------------------------------------------| | Parameter <sup>1</sup> | Min | Тур | Max | Unit | Test Conditions/Comments | | POWER REQUIREMENTS | | | | | Digital inputs = 0 V or V <sub>DRIVE</sub> | | $V_{DD}$ | 12 | | 16.5 | V | See Table 6 | | $V_{SS}$ | -12 | | -16.5 | V | See Table 6 | | V <sub>CC</sub> | 2.7 | | 5.25 | V | See Table 6 | | $V_{DRIVE}$ | 2.7 | | 5.25 | V | | | Normal Mode (Static) | | 0.9 | | mA | $V_{DD}/V_{SS} = \pm 16.5 \text{ V}, V_{CC}/V_{DRIVE} = 5.25 \text{ V}$ | | Normal Mode (Operational) | | | | | $f_{SAMPLE} = 500 \text{ kSPS}$ | | I <sub>DD</sub> | | | 180 | μΑ | $V_{DD} = 16.5 \text{ V}$ | | I <sub>SS</sub> | | | 205 | μΑ | $V_{SS} = -16.5 \text{ V}$ | | Icc and Idrive | | | 2 | mA | $V_{CC}/V_{DRIVE} = 5.25 \text{ V}$ | | Autostandby Mode (Dynamic) | | | | | $f_{SAMPLE} = 250 \text{ kSPS}$ | | I <sub>DD</sub> | | | 100 | μΑ | $V_{DD} = 16.5 \text{ V}$ | | Iss | | | 110 | μΑ | $V_{SS} = -16.5 \text{ V}$ | | Icc and Idrive | | | 0.75 | mA | $V_{CC}/V_{DRIVE} = 5.25 \text{ V}$ | | Autoshutdown Mode (Static) | | | | | SCLK on or off | | I <sub>DD</sub> | | | 1 | μΑ | $V_{DD} = 16.5 \text{ V}$ | | Iss | | | 1 | μΑ | $V_{SS} = -16.5 \text{ V}$ | | Icc and Idrive | | | 1 | μΑ | $V_{CC}/V_{DRIVE} = 5.25 \text{ V}$ | | Full Shutdown Mode | | | | | SCLK on or off | | I <sub>DD</sub> | | | 1 | μΑ | $V_{DD} = 16.5 \text{ V}$ | | Iss | | | 1 | μΑ | $V_{SS} = -16.5 \text{ V}$ | | I <sub>CC</sub> and I <sub>DRIVE</sub> | | | 1 | μΑ | $V_{CC}/V_{DRIVE} = 5.25 \text{ V}$ | | POWER DISSIPATION | | | | | | | Normal Mode (Operational) | | | 17 | mW | $V_{DD} = 16.5 \text{ V}, V_{SS} = -16.5 \text{ V}, V_{CC} = 5.25 \text{ V}$ | | Full Shutdown Mode | | | 38.25 | μW | $V_{DD} = 16.5 \text{ V}, V_{SS} = -16.5 \text{ V}, V_{CC} = 5.25 \text{ V}$ | <sup>&</sup>lt;sup>1</sup> Temperature range is -40°C to +85°C. <sup>2</sup> See the Terminology section. <sup>3</sup> Sample tested during initial release to ensure compliance. <sup>4</sup> For dc accuracy specifications, the LSB size for differential mode is FSR/8192. For single-ended mode/pseudo differential mode, the LSB size is FSR/4096, unless <sup>&</sup>lt;sup>5</sup> Unipolar 0 V to 10 V range with straight binary output coding. <sup>6</sup> Bipolar range with twos complement output coding. #### **TIMING SPECIFICATIONS** $V_{DD}$ = 12 V to 16.5 V, $V_{SS}$ = -12 V to -16.5 V, $V_{CC}$ = 2.7 V to 5.25 V, $V_{DRIVE}$ = 2.7 V to 5.25 V, $V_{REF}$ = 2.5 V to 3.0 V internal/external, $T_A = T_{MAX}$ to $T_{MIN}$ . Timing specifications apply with a 32 pF load, unless otherwise noted. Table 3. | | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | | | Description | | |-----------------------|----------------------------------------------|------------------------------------|---------|----------------------------------------------------------------------------------------|--| | Parameter | Vcc < 4.75 V | V <sub>cc</sub> = 4.75 V to 5.25 V | Unit | <b>V</b> <sub>DRIVE</sub> ≤ <b>V</b> <sub>CC</sub> | | | f <sub>SCLK</sub> | 50 | 50 | kHz min | | | | | 10 | 10 | MHz max | | | | tconvert | 16 × t <sub>SCLK</sub> | 16 × t <sub>SCLK</sub> | ns max | $t_{SCLK} = 1/f_{SCLK}$ | | | t <sub>QUIET</sub> | 75 | 60 | ns min | Minimum time between end of serial read and next falling edge of $\overline{CS}$ | | | $t_1$ | 12 | 5 | ns min | Minimum CS pulse width | | | $t_2^2$ | 25 | 20 | ns min | $\overline{\text{CS}}$ to SCLK set-up time; bipolar input ranges (±10 V, ±5 V, ±2.5 V) | | | | 45 | 35 | ns min | Unipolar input range (0 V to 10 V) | | | t <sub>3</sub> | 26 | 14 | ns max | Delay from CS until DOUT three-state disabled | | | t <sub>4</sub> | 57 | 43 | ns max | Data access time after SCLK falling edge | | | <b>t</b> <sub>5</sub> | $0.4 \times t_{SCLK}$ | $0.4 \times t_{SCLK}$ | ns min | SCLK low pulse width | | | t <sub>6</sub> | $0.4 \times t_{SCLK}$ | $0.4 \times t_{SCLK}$ | ns min | SCLK high pulse width | | | t <sub>7</sub> | 13 | 8 | ns min | SCLK to data valid hold time | | | t <sub>8</sub> | 40 | 22 | ns max | SCLK falling edge to DOUT high impedance | | | | 10 | 9 | ns min | SCLK falling edge to DOUT high impedance | | | t <sub>9</sub> | 4 | 4 | ns min | DIN set-up time prior to SCLK falling edge | | | t <sub>10</sub> | 2 | 2 | ns min | DIN hold time after SCLK falling edge | | | t <sub>POWER-UP</sub> | 750 | 750 | ns max | Power-up from autostandby | | | | 500 | 500 | μs max | Power-up from full shutdown/autoshutdown mode, internal reference | | | | 25 | 25 | μs typ | Power-up from full shutdown/autoshutdown mode, external reference | | <sup>&</sup>lt;sup>1</sup> Sample tested during initial release to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of V<sub>DRIVE</sub>) and timed from a voltage level of 1.6 V. <sup>&</sup>lt;sup>2</sup> When using the 0 V to 10 V unipolar range, running at 500 kSPS throughput rate with t<sub>2</sub> at 20 ns, the mark space ratio needs to be limited to 50:50. ## **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted Table 4 | 1 able 4. | | |----------------------------------------------------------|-----------------------------------------------------| | Parameter | Rating | | V <sub>DD</sub> to AGND, DGND | -0.3 V to +16.5 V | | V <sub>SS</sub> to AGND, DGND | +0.3 V to -16.5 V | | $V_{DD}$ to $V_{CC}$ | Vcc – 0.3 V to 16.5 V | | V <sub>CC</sub> to AGND, DGND | −0.3 V to +7 V | | V <sub>DRIVE</sub> to AGND, DGND | −0.3 V to +7 V | | AGND to DGND | −0.3 V to +0.3 V | | Analog Input Voltage to AGND <sup>1</sup> | $V_{SS} - 0.3 \text{ V to } V_{DD} + 0.3 \text{ V}$ | | Digital Input Voltage to DGND | −0.3 V to +7 V | | Digital Output Voltage to GND | -0.3 V to V <sub>DRIVE</sub> + 0.3 V | | REFIN to AGND | $-0.3 \text{ V to V}_{CC} + 0.3 \text{ V}$ | | Input Current to Any Pin<br>Except Supplies <sup>2</sup> | ±10 mA | | Operating Temperature Range | −40°C to +85°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature | 150°C | | TSSOP Package | | | $\theta_{JA}$ Thermal Impedance | 113.5°C/W | | $\theta_{JC}$ Thermal Impedance | 30°C/W | | Pb-Free Temperature, Soldering | | | Reflow | 260(0)°C | | ESD | 2.5 kV | | | | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. $<sup>^1</sup>$ If the analog inputs are driven from alternative $V_{\text{DD}}$ and $V_{\text{SS}}$ supply circuitry, Schottky diodes should be placed in series with the AD7321's $V_{\text{DD}}$ and $V_{\text{SS}}$ supplies. <sup>&</sup>lt;sup>2</sup> Transient currents of up to 100 mA do not cause SCR latch-up. ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. TSSOP Pin Configuration **Table 5. AD7321 Pin Function Descriptions** | Pin No. | Mnemonic | Description | | | | |---------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | CS | Chip Select. Active low logic input. This input provides the dual function of initiating conversions on the AD7321 and frames the serial data transfer. | | | | | 2 | DIN | Data In. Data to be written to the on-chip registers is provided on this input and is clocked into the register on the falling edge of SCLK (see the Registers section). | | | | | 3, 13 | DGND | Digital Ground. Ground reference point for all digital circuitry on the AD7321. The DGND and AGND voltages ideally should be at the same potential and must not be more than 0.3 V apart, even on a transient basis. | | | | | 4 | AGND | Analog Ground. Ground reference point for all analog circuitry on the AD7321. All analog input signals and any external reference signal should be referred to this AGND voltage. The AGND and DGND voltages ideally should be at the same potential and must not be more than 0.3 V apart, even on a transient basis. | | | | | 5 | REFIN/OUT | Reference Input/Reference Output. The on-chip reference is available on this pin for use external to the AD7321. The nominal internal reference voltage is 2.5 V, which appears at this pin. A 680 nF capacitor should be placed on the reference pin (see the Reference section). Alternatively, the internal reference can be disabled and an external reference applied to this input. On power-up, the external reference mode is the default condition. | | | | | 6 | V <sub>SS</sub> | Negative Power Supply Voltage. This is the negative supply voltage for the analog input section. | | | | | 7, 8 | V <sub>IN</sub> 0 to V <sub>IN</sub> 1 | Analog Input 0 to Analog Input 1. The analog inputs are multiplexed into the on-chip track-and-hold. The analog input channel for conversion is selected by programming the Channel Address Bit ADD0 in the control register. The inputs can be configured as two single-ended inputs, one true differential input pair, or one pseudo differential input. The configuration of the analog inputs is selected by programming the mode bits, Bit Mode 1 and Bit Mode 0, in the control register. The input range on each input channel is controlled by programming the range register. Input ranges of $\pm 10 \text{ V}$ , $\pm 5 \text{ V}$ , $\pm 2.5 \text{ V}$ , and $0 \text{ V}$ to $\pm 10 \text{ V}$ can be selected on each analog input channel when a $\pm 2.5 \text{ V}$ reference voltage is used (see the Registers section). | | | | | 9 | $V_{DD}$ | Positive Power Supply Voltage. This is the positive supply voltage for the analog input section. | | | | | 10 | Vcc | Analog Supply Voltage, 2.7 V to 5.25 V. This is the supply voltage for the ADC core on the AD7321. This supply should be decoupled to AGND. | | | | | 11 | V <sub>DRIVE</sub> | Logic Power Supply Input. The voltage supplied at this pin determines at what voltage the interface operates. This pin should be decoupled to DGND. The voltage at this pin may be different to that at Vcc, but it should not exceed Vcc by more than 0.3 V. | | | | | 12 | DOUT | Serial Data Output. The conversion output data is supplied to this pin as a serial data stream. The bits are clocked out on the falling edge of the SCLK input, and 16 SCLKs are required to access the data. The data stream consists of two ZERO bits, a channel identification bit, the sign bit, and 12 bits of conversion data. The data is provided MSB first (see the Serial Interface section). | | | | | 14 | SCLK | Serial Clock, Logic Input. A serial clock input provides the SCLK used for accessing the data from the AD7321. This clock is also used as the clock source for the conversion process. | | | | ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. FFT True Differential Mode Figure 5. FFT Single-Ended Mode Figure 6. Typical DNL True Differential Mode Figure 7. Typical INL True Differential Mode Figure 8. Typical DNL Single-Ended Mode Figure 9. Typical INL Single-Ended Mode Figure 10. THD vs. Analog Input Frequency for Single-Ended (SE) and True Differential Mode (Diff) at 3 V Vcc Figure 11. THD vs. Analog Input Frequency for Single-Ended (SE) and True Differential Mode (Diff) at 5 V Vcc Figure 12. SINAD vs. Analog Input Frequency for Single-Ended (SE) and True Differential Mode (Diff) at 3 V Vcc Figure 13. SINAD vs. Analog Input Frequency for Single-Ended (SE) and True Differential Mode (Diff) at 5 V Vcc Figure 14. Channel-to-Channel Isolation Figure 15. Histogram of Codes, True Differential Mode Figure 16. Histogram of Codes, Single-Ended Mode Figure 17. CMRR vs. Common-Mode Ripple Frequency Figure 18. DNL Error vs. Supply Voltage at 500 kSPS Figure 19. INL Error vs. Supply Voltage at 500 kSPS Figure 20. PSRR vs. Supply Ripple Frequency Without Supply Decoupling Figure 21. THD vs. Analog Input Frequency for Various Source Impedances, True Differential Mode Figure 22. THD vs. Analog Input Frequency for Various Source Impedances, Single-Ended Mode ### **TERMINOLOGY** #### **Differential Nonlinearity** This is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC. #### **Integral Nonlinearity** This is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function. The endpoints of the transfer function are zero scale (a point 1 LSB below the first code transition) and full scale (a point 1 LSB above the last code transition). #### Offset Code Error This applies to straight binary output coding. It is the deviation of the first code transition $(00 \dots 000)$ to $(00 \dots 001)$ from the ideal, that is, AGND + 1 LSB. #### Offset Error Match This is the difference in offset error between any two input channels. #### **Gain Error** This applies to straight binary output coding. It is the deviation of the last code transition (111 ... 110) to (111 ... 111) from the ideal (that is, $4 \times V_{REF} - 1$ LSB, $2 \times V_{REF} - 1$ LSB, $V_{REF} - 1$ LSB) after adjusting for the offset error. #### **Gain Error Match** This is the difference in gain error between any two input channels. #### Bipolar Zero Code Error This applies when using twos complement output coding and a bipolar analog input. It is the deviation of the midscale transition (all 1s to all 0s) from the ideal input voltage, that is, AGND-1 LSB. #### **Bipolar Zero Code Error Match** This refers to the difference in bipolar zero code error between any two input channels. #### **Positive Full-Scale Error** This applies when using twos complement output coding and any of the bipolar analog input ranges. It is the deviation of the last code transition (011 ... 110) to (011 ... 111) from the ideal (4 $\times$ V<sub>REF</sub> - 1 LSB, 2 $\times$ V<sub>REF</sub> - 1 LSB, V<sub>REF</sub> - 1 LSB) after adjusting for the bipolar zero code error. #### Positive Full-Scale Error Match This is the difference in positive full-scale error between any two input channels. #### **Negative Full-Scale Error** This applies when using twos complement output coding and any of the bipolar analog input ranges. This is the deviation of the first code transition (10 ... 000) to (10 ... 001) from the ideal (that is, $-4 \times V_{REF} + 1$ LSB, $-2 \times V_{REF} + 1$ LSB, $-V_{REF} + 1$ LSB) after adjusting for the bipolar zero code error. #### **Negative Full-Scale Error Match** This is the difference in negative full-scale error between any two input channels. #### **Track-and-Hold Acquisition Time** The track-and-hold amplifier returns into track mode after the $14^{th}$ SCLK rising edge. Track-and-hold acquisition time is the time required for the output of the track-and-hold amplifier to reach its final value, within $\pm \frac{1}{2}$ LSB, after the end of a conversion. For the $\pm 2.5$ V range, the specified acquisition time is the time required for the track-and-hold amplifier to settle to within $\pm 1$ LSB. #### Signal to (Noise + Distortion) Ratio This is the measured ratio of signal to (noise + distortion) at the output of the A/D converter. The signal is the rms amplitude of the fundamental. Noise is the sum of all non-fundamental signals up to half the sampling frequency ( $f_s/2$ ), excluding dc. The ratio is dependent on the number of quantization levels in the digitization process. The more levels, the smaller the quantization noise. Theoretically, the signal to (noise + distortion) ratio for an ideal N-bit converter with a sine wave input is given by Signal to (Noise + Distortion) = $$(6.02 N + 1.76) dB$$ For a 13-bit converter, this is 80.02 dB. #### **Total Harmonic Distortion** Total harmonic distortion (THD) is the ratio of the rms sum of harmonics to the fundamental. For the AD7321 it is defined as $$THD(dB) = 20 \log \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2 + V_6^2}}{V_1}$$ where $V_1$ is the rms amplitude of the fundamental, and $V_2$ , $V_3$ , $V_4$ , $V_5$ , and $V_6$ are the rms amplitudes of the second through the sixth harmonics. #### **Peak Harmonic or Spurious Noise** Peak harmonic or spurious noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to $f_s/2$ , excluding dc) to the rms value of the fundamental. Normally, the value of this specification is determined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, the largest harmonic could be a noise peak. #### **Channel-to-Channel Isolation** Channel-to-channel isolation is a measure of the level of crosstalk between any two channels. It is measured by applying a full-scale, 100 kHz sine wave signal to all unselected input channels and determining the degree to which the signal attenuates in the selected channel with a 50 kHz signal. Figure 14 shows the worst-case across all eight channels for the AD7321. The analog input range is programmed to be the same on all channels. #### **Intermodulation Distortion** With inputs consisting of sine waves at two frequencies, fa and fb, any active device with nonlinearities creates distortion products at sum and difference frequencies of mfa $\pm$ nfb, where m, n = 0, 1, 2, 3, and so on. Intermodulation distortion terms are those for which neither m nor n are equal to 0. For example, the second-order terms include (fa + fb) and (fa – fb), whereas the third-order terms include (2fa + fb), (2fa – fb), (fa + 2fb), and (fa – 2fb). The AD7321 is tested using the CCIF standard where two input frequencies near the top end of the input bandwidth are used. In this case, the second-order terms are usually distanced in frequency from the original sine waves, whereas the third-order terms are usually at a frequency close to the input frequencies. As a result, the second- and third-order terms are specified separately. The calculation of the intermodulation distortion is per the THD specification, where it is the ratio of the rms sum of the individual distortion products to the rms amplitude of the sum of the fundamentals expressed in decibels. #### **PSR** (Power Supply Rejection) Variations in power supply affect the full-scale transition but not the linearity of the converter. Power supply rejection is the maximum change in the full-scale transition point due to a change in power supply voltage from the nominal value (see the Typical Performance Characteristics section). #### **CMRR** (Common-Mode Rejection Ratio) CMRR is defined as the ratio of the power in the ADC output at full-scale frequency, f, to the power of a 100 mV sine wave applied to the common-mode voltage of the VIN+ and VIN– frequency, $f_s$ , as $CMRR (dB) = 10 \log (Pf/Pf_S)$ where Pf is the power at frequency f in the ADC output, and $Pf_S$ is the power at frequency $f_S$ in the ADC output (see Figure 17). ### THEORY OF OPERATION #### **CIRCUIT INFORMATION** The AD7321 is a fast, 2-channel, 12-bit plus sign, bipolar input, serial A/D converter. The AD7321 can accept bipolar input ranges that include $\pm 10$ V, $\pm 5$ V, and $\pm 2.5$ V; it can also accept a 0 V to +10 V unipolar input range. A different analog input range can be programmed on each analog input channel via the on-chip registers. The AD7321 has a high speed serial interface that can operate at throughput rates up to 500 kSPS. The AD7321 requires $V_{DD}$ and $V_{SS}$ dual supplies for the high voltage analog input structures. These supplies must be equal to or greater than the largest analog input range selected. See Table 6 for the requirements of these supplies for each analog input range. The AD7321 requires a low voltage 2.7 V to 5.25 V $V_{CC}$ supply to power the ADC core. Table 6. Reference and Supply Requirements for Each Analog Input Range | Selected<br>Analog<br>Input Range<br>(V) | Reference<br>Voltage (V) | Full-<br>Scale<br>Input<br>Range<br>(V) | AV <sub>cc</sub><br>(V) | Minimum<br>V <sub>DD</sub> /V <sub>SS</sub> (V) | |------------------------------------------|--------------------------|-----------------------------------------|-------------------------|-------------------------------------------------| | ±10 | 2.5 | ±10 | 3/5 | ±10 | | | 3.0 | ±12 | 3/5 | ±12 | | ± 5 | 2.5 | ±5 | 3/5 | ±5 | | | 3.0 | ±6 | 3/5 | ±6 | | ±2.5 | 2.5 | ±2.5 | 3/5 | ±5 | | | 3.0 | ±3 | 3/5 | ±5 | | 0 to +10 | 2.5 | 0 to +10 | 3/5 | +10/AGND | | | 3.0 | 0 to +12 | 3/5 | +12/AGND | It may be necessary to decrease the throughput rate when the AD7321 is configured with the minimum $V_{\text{DD}}$ and $V_{\text{SS}}$ supplies in order to meet the performance specifications (see the Typical Performance Characteristics section). Figure 31 shows the change in THD as the V<sub>DD</sub> and V<sub>SS</sub> supplies are reduced. For ac performance at the maximum throughput rate, the THD degrades slightly as $V_{\text{DD}}$ and $V_{\text{SS}}$ are reduced. It might therefore be necessary to reduce the throughput rate when using minimum $V_{\text{DD}}$ and V<sub>SS</sub> supplies so that there is less degradation of THD and the specified performance can be maintained. The degradation is due to an increase in the on resistance of the input multiplexer when the $V_{\text{DD}}$ and $V_{\text{SS}}$ supplies are reduced. Figure 18 and Figure 19 show the change in INL and DNL as the $V_{DD}$ and $V_{SS}$ voltages are varied. For dc performance when operating at the maximum throughput rate, as the V<sub>DD</sub> and V<sub>SS</sub> supply voltages are reduced, the typical INL and DNL error remains constant. The analog inputs can be configured as two single-ended inputs, one true differential input pair, or one pseudo differential input. Selection can be made by programming the mode bits, Mode 0 and Mode 1, in the control register. The serial clock input accesses data from the part and provides the clock source for the successive approximation ADC. The AD7321 has an on-chip 2.5 V reference. However, the AD7321 can also work with an external reference. On power-up, the external reference operation is the default option. If the internal reference is the preferred option, the user must write to the reference bit in the control register to select the internal reference operation. The AD7321 also features power-down options to allow power savings between conversions. The power-down modes are selected by programming the on-chip control register, as described in the Modes of Operation section. #### **CONVERTER OPERATION** The AD7321 is a successive approximation analog-to-digital converter built around two capacitive DACs. Figure 23 and Figure 24 show simplified schematics of the ADC in single-ended mode during the acquisition and conversion phases, respectively. Figure 25 and Figure 26 show simplified schematics of the ADC in differential mode during acquisition and conversion phases, respectively. The ADC is composed of control logic, a SAR, and capacitive DACs. In Figure 23 (the acquisition phase), SW2 is closed and SW1 is in Position A, the comparator is held in a balanced condition, and the sampling capacitor array acquires the signal on the input. Figure 23. ADC Acquisition Phase (Single-Ended) When the ADC starts a conversion (Figure 24), SW2 opens and SW1 moves to Position B, causing the comparator to become unbalanced. The control logic and the charge redistribution DAC are used to add and subtract fixed amounts of charge from the capacitive DAC to bring the comparator back into a balanced condition. When the comparator is rebalanced, the conversion is complete. The control logic generates the ADC output code. Figure 24. ADC Conversion Phase (Single-Ended) Figure 25 shows the differential configuration during the acquisition phase. For the conversion phase, SW3 opens and SW1 and SW2 move to Position B (see Figure 26). The output impedances of the source driving the $V_{\rm IN}+$ and $V_{\rm IN}-$ pins must match; otherwise, the two inputs have different settling times, resulting in errors. Figure 25. ADC Differential Configuration During Acquisition Phase Figure 26. ADC Differential Configuration During Conversion Phase #### **Output Coding** The AD7321 default output coding is set to twos complement. The output coding is controlled by the coding bit in the control register. To change the output coding to straight binary coding, the coding bit in the control register must be set. When operating in sequence mode, the output coding for each channel in the sequence is the value written to the coding bit during the last write to the control register. #### **Transfer Functions** The designed code transitions occur at successive integer LSB values (that is, 1 LSB, 2 LSB, and so on). The LSB size is dependent on the analog input range selected. Table 7. LSB Sizes for Each Analog Input Range | Input Range | Full-Scale Range/8192 Codes | LSB Size | |--------------|-----------------------------|----------| | ±10 V | 20 V | 2.441 mV | | ±5 V | 10 V | 1.22 mV | | ±2.5 V | 5 V | 0.61 mV | | 0 V to +10 V | 10 V | 1.22 mV | The ideal transfer characteristic for the AD7321 when twos complement coding is selected is shown in Figure 27. The ideal transfer characteristic for the AD7321 when straight binary coding is selected is shown in Figure 28. Figure 27. Twos Complement Transfer Characteristic Figure 28. Straight Binary Transfer Characteristic #### **ANALOG INPUT STRUCTURE** The analog inputs of the AD7321 can be configured as single-ended, true differential, or pseudo differential via the control register mode bits (see Table 9). The AD7321 can accept true bipolar input signals. On power-up, the analog inputs operate as two single-ended analog input channels. If true differential or pseudo differential is required, a write to the control register is necessary after power-up to change this configuration. Figure 29 shows the equivalent analog input circuit of the AD7321 in single-ended mode. Figure 30 shows the equivalent analog input structure in differential mode. The two diodes provide ESD protection for the analog inputs. Figure 29. Equivalent Analog Input Circuit (Single-Ended) Figure 30. Equivalent Analog Input Circuit (Differential) Care should be taken to ensure that the analog input does not exceed the $V_{\rm DD}$ and $V_{\rm SS}$ supply rails by more than 300 mV. Exceeding this value causes the diodes to become forward biased and to start conducting into either the $V_{\rm DD}$ supply rail or $V_{\rm SS}$ supply rail. These diodes can conduct up to 10 mA without causing irreversible damage to the part. In Figure 29 and Figure 30, Capacitor C1 is typically 4 pF and can primarily be attributed to pin capacitance. Resistor R1 is a lumped component made up of the on resistance of the input multiplexer and the track-and-hold switch. Capacitor C2 is the sampling capacitor; its capacitance varies depending on the analog input range selected (see the Specifications section). #### Track-and-Hold Section The track-and-hold on the analog input of the AD7321 allows the ADC to accurately convert an input sine wave of full-scale amplitude to 13-bit accuracy. The input bandwidth of the track-and-hold is greater than the Nyquist rate of the ADC. The AD7321 can handle frequencies up to 22 MHz. The track-and-hold enters its tracking mode on the $14^{th}$ SCLK rising edge after the $\overline{CS}$ falling edge. The time required to acquire an input signal depends on how quickly the sampling capacitor is charged. With 0 source impedance, 305 ns is sufficient to acquire the signal to the 13-bit level. The acquisition time required is calculated using the following formula: $$t_{ACQ} = 10 \times ((R_{SOURCE} + R) C)$$ where C is the sampling capacitance and R is the resistance seen by the track-and-hold amplifier looking back on the input. For the AD7321, the value of R includes the on resistance of the input multiplexer and is typically 300 $\Omega$ . R<sub>SOURCE</sub> should include any extra source impedance on the analog input. The AD7321 enters track mode on the 14<sup>th</sup> SCLK rising edge. When running the AD7321 at a throughput rate of 500 kSPS with a 10 MHz SCLK signal, the ADC has approximately $$1.5 \text{ SCLK} + t_8 + t_{QUIET}$$ to acquire the analog input signal. The ADC goes back into hold mode on the $\overline{\text{CS}}$ falling edge. As the $V_{\rm DD}/V_{SS}$ supply voltage is reduced, the on resistance of the input multiplexer increases. Therefore, based on the equation for $t_{ACQ}$ , it is necessary to increase the amount of acquisition time provided to the AD7321, and hence decrease the overall throughput rate. Figure 31 shows that as the $V_{\rm DD}$ and $V_{SS}$ supplies are reduced, the specified THD performance degrades slightly. If the throughput rate is reduced when operating with the minimum $V_{\rm DD}$ and $V_{SS}$ supplies, the specified THD performance is maintained. Figure 31. THD vs. $\pm V_{DD}/V_{SS}$ Supply Voltage at 500 kSPS Unlike other bipolar ADCs, the AD7321 does not have a resistive analog input structure. On the AD7321, the bipolar analog signal is sampled directly onto the sampling capacitor. This gives the AD7321 high analog input impedance. An approximation for the analog input impedance can be calculated from the following formula: $$Z = 1/(f_S \times C_S)$$ where $f_S$ is the sampling frequency, and $C_S$ is the sampling capacitor value. $C_S$ depends on the analog input range chosen (see the Specifications section). When operating at 500 kSPS, the analog input impedance is typically 145 k $\Omega$ for the ±10 V range. As the sampling frequency is reduced, the analog input impedance further increases. As the analog input impedance increases, the current required to drive the analog input therefore decreases. #### **TYPICAL CONNECTION DIAGRAM** Figure 32 shows a typical connection diagram for the AD7321. In this configuration, the AGND pin is connected to the analog ground plane of the system, and the DGND pin is connected to the digital ground plane of the system. The analog inputs on the AD7321 can be configured to operate in single-ended, true differential, or pseudo differential mode. The AD7321 can operate with either an internal or external reference. In Figure 32, the AD7321 is configured to operate with the internal 2.5 V reference. A 680 nF decoupling capacitor is required when operating with the internal reference. The $V_{\rm CC}$ pin can be connected to either a 3 V supply voltage or a 5 V supply voltage. The $V_{\rm DD}$ and $V_{\rm SS}$ are the dual supplies for the high voltage analog input structures. The voltage on these pins must be equal to or greater than the highest analog input range selected on the analog input channels (see Table 6). The $V_{\rm DRIVE}$ pin is connected to the supply voltage of the microprocessor. The voltage applied to the $V_{\rm DRIVE}$ input controls the voltage of the serial interface. $V_{\rm DRIVE}$ can be set to 3 V or 5 V. Figure 32. Typical Connection Diagram #### **ANALOG INPUT** #### Single-Ended Inputs The AD7321 has a total of two analog inputs when operating the AD7321 in single-ended mode. Each analog input can be independently programmed to one of the four analog input ranges. In applications where the signal source is high impedance, it is recommended to buffer the signal before applying it to the ADC analog inputs. Figure 33 shows the configuration of the AD7321 in single-ended mode. Figure 33. Single-Ended Mode Typical Connection Diagram #### **True Differential Mode** The AD7321 can have one true differential analog input pair. Differential signals have some benefits over single-ended signals, including better noise immunity based on the device's common-mode rejection and improvements in distortion performance. Figure 34 defines the configuration of the true differential analog inputs of the AD7321. The amplitude of the differential signal is the difference between the signals applied to the $V_{\rm IN}+$ and $V_{\rm IN}-$ pins in each differential pair ( $V_{\rm IN}+-V_{\rm IN}-$ ). $V_{\rm IN}+$ and $V_{\rm IN}-$ should be simultaneously driven by two signals each of amplitude $\pm 4 \times {\rm VREF}$ (depending on the input range selected) that are 180° out of phase. Assuming the $\pm 4 \times {\rm VREF}$ mode, the amplitude of the differential signal is $-20~{\rm V}$ to $+20~{\rm V}$ p-p ( $2 \times 4 \times {\rm VREF}$ ), regardless of the common mode. The common mode is the average of the two signals $$(V_{IN} + + V_{IN} -)/2$$ and is therefore the voltage on which the two input signals are centered. This voltage is set up externally, and its range varies with reference voltage. As the reference voltage increases, the common-mode range decreases. When driving the differential inputs with an amplifier, the actual common-mode range is determined by the amplifier's output swing. If the differential inputs are not driven from an amplifier, the common-mode range is determined by the supply voltage on the $V_{\rm DD}$ supply pin and the $V_{\rm SS}$ supply pin. When a conversion takes place, the common mode is rejected, resulting in a noise-free signal of amplitude $-2 \times (4 \times VREF)$ to $+2 \times (4 \times VREF)$ corresponding to Digital Codes -4096 to +4095. Figure 35. Common-Mode Range for $V_{CC} = 3 V$ and REFIN/OUT = 3 V Figure 36. Common-Mode Range for $V_{CC} = 5 \text{ V}$ and REFIN/OUT = 3 V Figure 37. Common-Mode Range for $V_{CC} = 3 V$ and REFIN/OUT = 2.5 V Figure 38. Common-Mode Range for $V_{CC} = 5 V$ and REFIN/OUT = 2.5 V #### **Pseudo Differential Inputs** The AD7321 can have one pseudo differential pair. The $V_{\rm IN}+$ inputs are coupled to the signal source and must have an amplitude within the selected range for that channel as programmed in the range register. A dc input is applied to the $V_{\rm IN}-$ pin. The voltage applied to this input provides an offset for the $V_{\rm IN}+$ input from ground or a pseudo ground. Pseudo differential inputs separate the analog input signal ground from the ADC ground, allowing cancellation of dc common-mode voltages. When a conversion takes place, the pseudo ground corresponds to Code -4096 and the maximum amplitude corresponds to Code +4095. Figure 39. Pseudo Differential Inputs Figure 40 and Figure 41 show the typical voltage range on the $V_{\rm IN}-$ pin for the different analog input ranges when configured in the pseudo differential mode. For example, when the AD7321 is configured to operate in pseudo differential mode and the $\pm 5$ V range is selected with $\pm 16.5$ V V<sub>DD</sub>/V<sub>SS</sub> supplies and 5 V V<sub>CC</sub>, the voltage on the V<sub>IN</sub>-pin can vary from -6.5 V to +6.5 V. Figure 41. Pseudo Input Range with $V_{CC} = 3 V$ #### **DRIVER AMPLIFIER CHOICE** In applications where the harmonic distortion and signal-tonoise ratio are critical specifications, the analog input of the AD7321 should be driven from a low impedance source. Large source impedances significantly affect the ac performance of the ADC and can necessitate the use of an input buffer amplifier. When no amplifier is used to drive the analog input, the source impedance should be limited to low values. The maximum source impedance depends on the amount of THD that can be tolerated in the application. The THD increases as the source impedance increases and performance degrades. Figure 21 and Figure 22 show graphs of the THD vs. the analog input frequency for various source impedances. Depending on the input range and analog input configuration selected, the AD7321 can handle source impedances of up to 5.5 k $\Omega$ before the THD starts to degrade. Due to the programmable nature of the analog inputs on the AD7321, the choice of op amp used to drive the inputs is a function of the particular application and depends on the input configuration and the analog input voltage ranges selected. The driver amplifier must be able to settle for a full-scale step to a 13-bit level, 0.0122%, in less than the specified acquisition time of the AD7321. An op amp such as the AD8021 meets this requirement when operating in single-ended mode. The AD8021 needs an external compensating NPO type of capacitor. The AD8022 can also be used in high frequency applications where a dual version is required. For lower frequency applications, op amps such as the AD797, AD845, and AD8610 can be used with the AD7321 in single-ended mode configuration. Differential operation requires that $V_{\rm IN}+$ and $V_{\rm IN}-$ be simultaneously driven with two signals of equal amplitude that are 180° out of phase. The common mode must be set up externally to the AD7321. The common-mode range is determined by the REFIN/OUT voltage, the $V_{\rm CC}$ supply voltage, and the particular amplifier used to drive the analog inputs. Differential mode with either an ac input or a dc input provides the best THD performance over a wide frequency range. Because not all applications have a signal preconditioned for differential operation, there is often a need to perform the single-ended-to-differential conversion. This single-ended-to-differential conversion can be performed using an op amp pair. Typical connection diagrams for an op amp pair are shown in Figure 42 and Figure 43. In Figure 42, the common-mode signal is applied to the noninverting input of the second amplifier. Figure 42. Single-Ended-to-Differential Configuration with the AD845 Figure 43. Single-Ended-to-Differential Configuration with the AD8021 ## **REGISTERS** The AD7321 has two programmable registers, the control register and the range register. These registers are write-only registers. #### **ADDRESSING REGISTERS** A serial transfer on the AD7321 consists of 16 SCLK cycles. The three MSBs on the DIN line during the 16 SCLK transfer are decoded to determine which register is addressed. The three MSBs consist of the write bit, a ZERO bit and the register select bit. The register select bit is used to determine which of the two on-board registers is selected. The write bit determines if the data on the DIN line following the register select bit loads into the addressed register. If the write bit is 1, the bits load into the register addressed by the register select bit. If the write bit is 0, the data on the DIN line does not load into any register. Table 8. Decoding Register Select Bits and Write Bit | Write | ZERO | Register Select | Description | |-------|------|-----------------|-------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | Data on the DIN line during this serial transfer is ignored. | | 1 | 0 | 0 | This combination selects the control register. The subsequent 12 bits are loaded into the control register. | | 1 | 0 | 1 | This combination selects the range register. The subsequent 6 bits are loaded into the range register. | #### **CONTROL REGISTER** The control register is used to select the analog input channel, analog input configuration, reference, coding, and power mode. The control register is a write-only, 12-bit register. Data loaded on the DIN line corresponds to the AD7321 configuration for the next conversion. Data should be loaded into the control register after the range register has been initialized. The bit functions of the control register are shown in Table 9 (the power-up status of all bits is 0). MSB **LSB** 15 14 12 11 10 9 7 5 4 13 8 6 3 2 0 Write ZERO Register Select **ZERO** ZERO ADD0 Mode 1 Mode 0 PM1 PM0 Coding Ref Seq1 Seq2 ZERO | Table 9. | Control | Register | <b>Details</b> | |----------|---------|----------|----------------| |----------|---------|----------|----------------| | Bit | Mnemonic | Description | |-----------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12, 11, 1 | ZERO | A 0 should be written to these bits at all times. | | 10 | ADD0 | This channel address bit is used to select the analog input channel for the next conversion if the sequencer is not being used. If the sequencer is being used, the channel address bit is used to select the final channel in a consecutive sequence. | | 9, 8 | Mode 1, Mode 0 | These two mode bits are used to select the configuration of the two analog input pins, V <sub>IN</sub> 0 to V <sub>IN</sub> 1. These pins are used in conjunction with the channel address bit. On the AD7321, the analog inputs can be configured as two single-ended inputs, one true differential input pair, or one pseudo differential input (see Table 10). | | 7, 6 | PM1, PM0 | The power management bits are used to select different power mode options on the AD7321 (see Table 11). | | 5 | Coding | This bit is used to select the type of output coding the AD7321 uses for the next conversion result. If coding = 0, the output coding is twos complement. If coding = 1, the output coding is straight binary. When operating in sequence mode, the output coding for each channel is the value written to the coding bit during the last write to the control register. | | 4 | Ref | The reference bit is used to enable or disable the internal reference. If Ref = 0, the external reference is enabled and used for the next conversion, and the internal reference is disabled. If Ref = 1, the internal reference is used for the next conversion. When operating in sequence mode, the reference used for each channel is the value written to the Ref bit during the last write to the control register. | | 3, 2 | Seq1/Seq2 | The Sequence 1 and Sequence 2 bits are used to control the operation of the sequencer (see Table 12). | The two analog input channels can be configured as one pseudo differential analog input, one true differential input pair, or two single-ended analog inputs. **Table 10. Analog Input Configuration Selection** | | Mode 1 = 1, Mode 0 = 1 | | Mode 1 = 1, | Mode 0 = 0 | Mode 1 = 0, I | Mode 0 =1 | Mode 1 = 0, Mode 0 = 0 | | | |----------------------------|------------------------|-------------------|--------------------------|-------------------|-------------------------------------|-------------------|------------------------|-------------------|--| | <b>Channel Address Bit</b> | Not Allowed | | 1 Fully Differential I/P | | 1 Pseudo Differential I/P | | 2 Single-Ended I/Ps | | | | ADD0 | V <sub>IN</sub> + | V <sub>IN</sub> - | V <sub>IN</sub> + | V <sub>IN</sub> - | V <sub>IN</sub> + V <sub>IN</sub> - | | V <sub>IN</sub> + | V <sub>IN</sub> — | | | 0 | - | - | V <sub>IN</sub> 0 | V <sub>IN</sub> 1 | V <sub>IN</sub> 0 | V <sub>IN</sub> 1 | V <sub>IN</sub> 0 | AGND | | | 1 | _ | _ | V <sub>IN</sub> 0 | V <sub>IN</sub> 1 | V <sub>IN</sub> 0 | V <sub>IN</sub> 1 | V <sub>IN</sub> 1 | AGND | | #### **Table 11. Power Mode Selection** | PM1 | PM0 | Description | |-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | Full Shutdown Mode. In this mode, all internal circuitry on the AD7321 is powered down. Information in the control register is retained when the AD7321 is in full shutdown mode. | | 1 | 0 | Autoshutdown Mode. The AD7321 enters autoshutdown on the 15 <sup>th</sup> SCLK rising edge when the control register is updated.<br>All internal circuitry is powered down in autoshutdown. | | 0 | 1 | Autostandby Mode. In this mode, all internal circuitry is powered down, excluding the internal reference. The AD7321 enters autostandby mode on the 15 <sup>th</sup> SCLK rising edge after the control register is updated. | | 0 | 0 | Normal Mode. All internal circuitry is powered up at all times. | #### **Table 12. Sequencer Selection** | Seq1 | Seq2 | Description | |------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | The channel sequencer is not used. The analog channel, selected by programming the ADD0 bit in the control register, selects the next channel for conversion. | | 1 | 0 | This configuration is used in conjunction with the channel address bit in the control register. This allows continuous conversions on a consecutive sequence of channels, from Channel 0 through a final channel selected by the channel address bit in the control register. The range for each channel defaults to the range previously written into the range register. | | 1 | 1 | The channel sequencer is not used. The analog channel, selected by programming the ADD0 bit in the control register, selects the next channel for conversion. | #### **RANGE REGISTER** The range register is used to select one analog input range per analog input channel and to set the ranges for Channel 0 and Channel 1. It is a 6-bit, write-only register with two dedicated range bits for each of the analog input channels, Channel 0 and Channel 1. There are four analog input ranges, $\pm 10$ V, $\pm 5$ V, $\pm 2.5$ V, and 0 V to $\pm 10$ V. A write to the range register is selected by setting the write bit to 1, the ZERO bit to 0, and the register select bit to 1. After the initial write to the range register occurs, each time an analog input is selected, the AD7321 automatically configures the analog input to the appropriate range, as indicated by the range register. The $\pm 10$ V input range is selected by default on each analog input channel (see Table 13). MSB LSB | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | |-------|------|-----------------|--------------------|--------------------|----|----|--------------------|--------------------|---|---|---|---|---|---|---| | Write | ZERO | Register Select | V <sub>IN</sub> 0A | V <sub>IN</sub> 0B | 0 | 0 | V <sub>IN</sub> 1A | V <sub>IN</sub> 1B | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **Table 13. Range Selection** | V <sub>IN</sub> xA | V <sub>IN</sub> xB | Description | |--------------------|--------------------|------------------------------------------------------------------------| | 0 | 0 | This combination selects the $\pm$ 10 V input range on $V_{IN}X$ . | | 0 | 1 | This combination selects the $\pm 5$ V input range on $V_{IN}x$ . | | 1 | 0 | This combination selects the $\pm$ 2.5 V input range on $V_{IN}x$ . | | 1 | 1 | This combination selects the 0 V to $+10$ V input range on $V_{IN}x$ . | ### **SEQUENCER OPERATION** The AD7321 can be configured to convert a sequence of consecutive channels (see Figure 44). This sequence begins by converting on Channel 0 and ends with a final channel as selected by Bit ADD0 in the control register. In this configuration, there is no need for a write to the sequence register. To operate the AD7321 in this mode, set Seq1 to 1 and Seq2 to 0, and then select the final channel in the sequence by programming Bit ADD0 in the control register. Once the control register is configured to operate the AD7321 in this mode, the DIN line can be held low, or the write bit can be set to 0. To return to traditional multichannel operation, a write to the control register to set Seq1 to 0 and Seq2 to 0 is necessary. When Seq1 and Seq2 are both set to 0, or when both are set to 1, the AD7321 is configured to operate in traditional multichannel mode, where a write to Channel Address Bit ADD0 in the control register selects the next channel for conversion. Figure 44. Flowchart for Consecutive Sequence of Channels #### **REFERENCE** The AD7321 can operate with either the internal 2.5 V on-chip reference or an externally applied reference. The internal reference is selected by setting the Ref bit in the control register to 1. On power-up, the Ref bit is 0, which selects the external reference for the AD7321 conversion. Suitable reference sources for the AD7321 include AD780, AD1582, ADR431, REF193, and ADR391. The internal reference circuitry consists of a 2.5 V band gap reference and a reference buffer. When operating the AD7321 in internal reference mode, the 2.5 V internal reference is available at the REFIN/OUT pin, which should be decoupled to AGND using a 680 nF capacitor. It is recommended that the internal reference be buffered before applying it elsewhere in the system. The internal reference is capable of sourcing up to 90 $\mu A$ . On power-up, if the internal reference operation is required for the ADC conversion, a write to the control register is necessary to set the Ref bit to 1. During the control register write, the conversion result from the first initial conversion is invalid. The reference buffer requires $500~\mu s$ to power up and charge the 680~nF decoupling capacitor during the power-up time. The AD7321 is specified for a 2.5 V to 3 V reference range. When a 3 V reference is selected, the ranges are $\pm 12$ V, $\pm 6$ V, $\pm 3$ V, and 0 V to $\pm 12$ V. For these ranges, the V<sub>DD</sub> and V<sub>SS</sub> supply must be equal to or greater than the maximum analog input range selected (see Table 6). #### $V_{\text{DRIVE}}$ The AD7321 has a $V_{DRIVE}$ feature to control the voltage at which the serial interface operates. $V_{DRIVE}$ allows the ADC to easily interface to both 3 V and 5 V processors. For example, if the AD7321 is operated with a $V_{CC}$ of 5 V, the $V_{DRIVE}$ pin can be powered from a 3 V supply. This allows the AD7321 to accept large bipolar input signals with low voltage digital processing. ### **MODES OF OPERATION** The AD7321 has several modes of operation that are designed to provide flexible power management options. These options can be chosen to optimize the power dissipation/throughput rate ratio for different application requirements. The mode of operation of the AD7321 is controlled by the power management bits, Bit PM1 and Bit PM0, in the control register as shown in Table 11. The default mode is normal mode, where all internal circuitry is fully powered up. #### **NORMAL MODE** (PM1 = PM0 = 0) This mode is intended for the fastest throughput rate performance with the AD7321 being fully powered up at all times. Figure 45 shows the general operation of the AD7321 in normal mode. The conversion is initiated on the falling edge of CS, and the track-and-hold section enters hold mode as described in the Serial Interface section. Data on the DIN line during the 16 SCLK transfer is loaded into one of the on-chip registers if the write bit is set. The register is selected by programming the register select bits (see Table 8). Figure 45. Normal Mode The AD7321 remains fully powered up at the end of the conversion if both PM1 and PM0 contain 0 in the control register. To complete the conversion and access the conversion result, 16 serial clock cycles are required. At the end of the conversion, $\overline{\text{CS}}$ can idle either high or low until the next conversion. Once the data transfer is complete, another conversion can be initiated after the quiet time, toulet, has elapsed. #### **FULL SHUTDOWN MODE** (PM1 = PM0 = 1) In this mode, all internal circuitry on the AD7321 is powered down. The part retains information in the registers during full shutdown. The AD7321 remains in full shutdown mode until the power management bits, Bit PM1 and Bit PM0, in the control register are changed. A write to the control register with PM1 = 1 and PM0 = 1 places the part into full shutdown mode. The AD7321 enters full shutdown mode on the $15^{th}$ SCLK rising edge once the control register is updated. If a write to the control register occurs while the part is in full shutdown mode with the power management bits, Bit PM1 and Bit PM0, set to 0 (normal mode), the part begins to power up on the $15^{th}$ SCLK rising edge once the control register is updated. Figure 46 shows how the AD7321 is configured to exit full shutdown mode. To ensure the AD7321 is fully powered up, $t_{\text{POWER-UP}}$ should elapse before the next $\overline{\text{CS}}$ falling edge. Figure 46. Exiting Full Shutdown Mode #### **AUTO SHUTDOWN MODE** (PM1 = 1, PM0 = 0) Once the autoshutdown mode is selected, the AD7321 automatically enters shutdown on the 15th SCLK rising edge. In autoshutdown mode, all internal circuitry is powered down. The AD7321 retains information in the registers during autoshutdown. The track-and-hold is in hold mode during autoshutdown. On the rising $\overline{\text{CS}}$ edge, the track-and-hold, which was in hold during shutdown, returns to track as the AD7321 begins to power up. The power-up from autoshutdown is 500 µs. When the control register is programmed to transition to autoshutdown mode, it does so on the $15^{th}$ SCLK rising edge. Figure 47 shows the part entering autoshutdown mode. The AD7321 automatically begins to power up on the $\overline{CS}$ rising edge. The $t_{POWER-UP}$ is required before a valid conversion, initiated by bringing the $\overline{CS}$ signal low, can take place. Once this valid conversion is complete, the AD7321 powers down again on the $15^{th}$ SCLK rising edge. The $\overline{CS}$ signal must remain low again to keep the part in autoshutdown mode. #### **AUTOSTANDBY MODE** (PM1 = 0, PM0 = 1) In autostandby mode, portions of the AD7321 are powered down, but the on-chip reference remains powered up. The reference bit in the control register should be 1 to ensure that the on-chip reference is enabled. This mode is similar to autoshutdown but allows the AD7321 to power up much faster, which allows faster throughput rates. As is the case with autoshutdown mode, the AD7321 enters standby on the $15^{th}$ SCLK rising edge once the control register is updated (see Figure 47). The part retains information in the registers during standby. The AD7321 remains in standby until it receives a $\overline{CS}$ rising edge. The ADC begins to power up on the $\overline{CS}$ rising edge. On the $\overline{CS}$ rising edge, the track-and-hold, which was in hold mode while the part was in standby, returns to track. The power-up time from standby is 700 ns. The user should ensure that 700 ns have elapsed before bringing $\overline{\text{CS}}$ low to attempt a valid conversion. Once this valid conversion is complete, the AD7321 again returns to standby on the 15<sup>th</sup> SCLK rising edge. The $\overline{\text{CS}}$ signal must remain low to keep the part in standby mode. Figure 47 shows the part entering autoshutdown mode. The sequence of events is the same when entering autostandby mode. In Figure 47, the power management bits are configured for autoshutdown. For autostandby mode, the power management bits, PM1 and PM0, should be set to 0 and 1, respectively. Figure 47. Entering Autoshutdown/Autostandby Mode #### **POWER VS. THROUGHPUT RATE** The power consumption of the AD7321 varies with throughput rate. The static power consumed by the AD7321 is very low, and significant power savings can be achieved as the throughput rate is reduced. Figure 48 and Figure 49 shows the power vs. throughput rate for the AD7321 at a $V_{\rm CC}$ of 3 V and 5 V, respectively. Both plots clearly show that the average power consumed by the AD7321 is greatly reduced as the sample frequency is reduced. This is true whether a fixed SCLK value is used or if it is scaled with the sampling frequency. Figure 48 and Figure 49 show the power consumption when operating in normal mode for a variable SCLK that scales with the sampling frequency. Figure 48. Power vs. Throughput Rate with 3 V Vcc Figure 49. Power vs. Throughput Rate with 5 V $V_{CC}$ ### **SERIAL INTERFACE** Figure 50 shows the timing diagram for the serial interface of the AD7321. The serial clock applied to the SCLK pin provides the conversion clock and controls the transfer of information to and from the AD7321 during a conversion. The $\overline{\text{CS}}$ signal initiates the data transfer and the conversion process. The falling edge of $\overline{\text{CS}}$ puts the track-and-hold into hold mode and takes the bus out of three-state. Then the analog input signal is sampled. Once the conversion is initiated, it requires 16 SCLK cycles to complete. The track-and-hold goes back into track mode on the $14^{th}$ SCLK rising edge. On the $16^{th}$ SCLK falling edge, the DOUT line returns to three-state. If the rising edge of $\overline{CS}$ occurs before 16 SCLK cycles have elapsed, the conversion is terminated, and the DOUT line returns to three-state. Depending on where the $\overline{CS}$ signal is brought high, the addressed register may be updated. Data is clocked into the AD7321 on the SCLK falling edge. The three MSBs on the DIN line are decoded to select which register is being addressed. The control register is a 12-bit register. If the control register is addressed by the three MSBs, the data on the DIN line is loaded into the control on the 15<sup>th</sup> SCLK falling edge. If the range register is addressed, the data on the DIN line is loaded into the addressed register on the 11<sup>th</sup> SCLK falling edge. Conversion data is clocked out of the AD7321 on each SCLK falling edge. Data on the DOUT line consists of two leading ZEROs, a channel identifier bit, a sign bit, and a 12-bit conversion result. The channel identifier bit is used to indicate which channel corresponds to the conversion result. The first ZERO bit is clocked out on the $\overline{\text{CS}}$ falling edge, and the second bit is clocked out on the first SCLK falling edge. Figure 50. Serial Interface Timing Diagram (Control Register Write) ### MICROPROCESSOR INTERFACING The serial interface on the AD7321 allows the part to be directly connected to a range of different microprocessors. This section explains how to interface the AD7321 with some common microcontroller and DSP serial interface protocols. #### AD7321 TO ADSP-21xx The ADSP-21xx family of DSPs interface directly to the AD7321 without requiring glue logic. The $V_{\text{DRIVE}}$ pin of the AD7321 takes the same supply voltage as that of the ADSP-21xx. This allows the ADC to operate at a higher supply voltage than its serial interface. The SPORT0 on the ADSP-21xx should be configured as shown in **Table 14**. Table 14. SPORT0 Control Register Setup | Setting | Description | |---------------------|-------------------------| | TFSW = RFSW = 1 | Alternative framing | | INVRFS = INVTFS = 1 | Active low frame signal | | DTYPE = 00 | Right justify data | | SLEN = 1111 | 16-bit data-word | | ISCLK = 1 | Internal serial clock | | TFSR = RFSR = 1 | Frame every word | | IRFS = 0 | | | ITFS = 1 | | The connection diagram is shown in Figure 51. The ADSP-21xx has TFS0 and RFS0 tied together. TFS0 is set as an output, and RFS0 is set as an input. The DSP operates in alternative framing mode, and the SPORT0 control register is set up as described in **Table 14**. The frame synchronization signal generated on the TFS is tied to $\overline{\text{CS}}$ , and, as with all signal processing applications, requires equidistant sampling. However, as in this example, the timer interrupt is used to control the sampling rate of the ADC, and under certain conditions equidistant sampling cannot be achieved. Figure 51. Interfacing the AD7321 to the ADSP-21xx The timer registers are loaded with a value that provides an interrupt at the required sampling interval. When an interrupt is received, a value is transmitted with TFS/DT (ADC control word). The TFS is used to control the RFS, and hence the reading of data. The frequency of the serial clock is set in the SCLKDIV register. When the instruction to transmit with TFS is given (AX0 = TX0), the state of the serial clock is checked. The DSP waits until the SCLK has gone high, low, and high again before starting the transmission. If the timer and SCLK are chosen so that the instruction to transmit occurs on or near the rising edge of SCLK, data can be transmitted immediately or at the next clock edge. For example, the ADSP-2111 has a master clock frequency of 16 MHz. If the SCLKDIV register is loaded with the value 3, an SCLK of 2 MHz is obtained, and eight master clock periods elapse for every one SCLK period. If the timer registers are loaded with the value 803, 100.5 SCLKs occur between interrupts and, subsequently, between transmit instructions. This situation leads to nonequidistant sampling because the transmit instruction occurs on an SCLK edge. If the number of SCLKs between interrupts is an integer of N, equidistant sampling is implemented by the DSP. #### AD7321 TO ADSP-BF53x The ADSP-BF53x family of DSPs interfaces directly to the AD7321 without requiring glue logic, as shown in Figure 52. The SPORT0 Receive Configuration 1 register should be set up as outlined in **Table 15**. Figure 52. Interfacing the AD7321 to the ADSP-BF53x Table 15. SPORT0 Receive Configuration 1 Register | I WOIC | Tuble 15.51 Okto Receive Comiguration 1 Register | | | | | | |---------|--------------------------------------------------|----------------------------------------|--|--|--|--| | Setting | 9 | Description | | | | | | RCKFE | = 1 | Sample data with falling edge of RSCLK | | | | | | LRFS = | 1 | Active low frame signal | | | | | | RFSR = | 1 | Frame every word | | | | | | IRFS = | 1 | Internal RFS used | | | | | | RLSBIT | = 0 | Receive MSB first | | | | | | RDTYP | E = 00 | Zero fill | | | | | | IRCLK = | = 1 | Internal receive clock | | | | | | RSPEN | = 1 | Receive enable | | | | | | SLEN = | :1111 | 16-bit data-word | | | | | | TFSR = | RFSR = 1 | | | | | | ### **APPLICATION HINTS** #### LAYOUT AND GROUNDING The printed circuit board that houses the AD7321 should be designed so that the analog and digital sections are confined to certain areas of the board. This design facilitates the use of ground planes that can easily be separated. To provide optimum shielding for ground planes, a minimum etch technique is generally best. All AGND pins on the AD7321 should be connected to the AGND plane. Digital and analog ground pins should be joined in only one place. If the AD7321 is in a system where multiple devices require an AGND and DGND connection, the connection should still be made at only one point. A star point should be established as close as possible to the ground pins on the AD7321. Good connections should be made to the power and ground planes. This can be done with a single via or multiple vias for each supply and ground pin. Avoid running digital lines under the AD7321 device because this couples noise onto the die. However, the analog ground plane should be allowed to run under the AD7321 to avoid noise coupling. The power supply lines to the AD7321 device should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. To avoid radiating noise to other sections of the board, components, such as clocks, with fast switching signals should be shielded with digital ground and never run near the analog inputs. Avoid crossover of digital and analog signals. To reduce the effects of feedthrough within the board, traces should be run at right angles to each other. A microstrip technique is the best method, but its use may not be possible with a double-sided board. In this technique, the component side of the board is dedicated to ground planes, and signals are placed on the other side. Good decoupling is also important. All analog supplies should be decoupled with 10 $\mu F$ tantalum capacitors in parallel with 0.1 $\mu F$ capacitors to AGND. To achieve the best results from these decoupling components, they must be placed as close as possible to the device, ideally right up against the device. The 0.1 $\mu F$ capacitors should have a low effective series resistance (ESR) and low effective series inductance (ESI), such as is typical of common ceramic and surface mount types of capacitors. These low ESR, low ESI capacitors provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching. ## **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-153-AB-1 Figure 53. 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14) Dimensions show in millimeters #### **ORDERING GUIDE** | J.1.5 _ 1.1.1.1.0 _ U.5.5 _ | | | | |-------------------------------|-------------------|---------------------|----------------| | Model | Temperature Range | Package Description | Package Option | | AD7321BRUZ <sup>1</sup> | -40°C to +85°C | 14-Lead TSSOP | RU-14 | | AD7321BRUZ-REEL <sup>1</sup> | -40°C to +85°C | 14-Lead TSSOP | RU-14 | | AD7321BRUZ-REEL7 <sup>1</sup> | -40°C to +85°C | 14-Lead TSSOP | RU-14 | | EVAL-AD7321CB <sup>2</sup> | | Evaluation Board | | | EVAL-CONTROL BRD23 | | Controller Board | | $<sup>^{1}</sup>$ Z = Pb-free part. <sup>&</sup>lt;sup>2</sup> This can be used as a standalone evaluation board or in conjunction with the EVAL-CONTROL board for evaluation/demonstration purposes. <sup>&</sup>lt;sup>3</sup> This board is a complete unit allowing a PC to control and communicate with all Analog Devices evaluation boards ending in the CB designators. To order a complete evaluation kit, the particular ADC evaluation board (for example, EVAL-AD7321CB), the EVAL-CONTROL BRD2, and a 12 V transformer must be ordered. See the relevant evaluation board technical note for more information. ## **NOTES** | AD7321 | | | | | | |--------|--|--|--|--|--| |--------|--|--|--|--|--| NOTES